blob: a8d42ab77f47e434a276fed5394d87cdd0c81dca [file] [log] [blame]
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01001/*
Jayanth Dodderi Chidanand18d93792023-07-18 14:48:09 +01002 * Copyright (c) 2017-2024, Arm Limited and Contributors. All rights reserved.
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <stdbool.h>
8
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01009#include <arch.h>
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +000010#include <arch_features.h>
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010011#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <lib/extensions/spe.h>
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010013
Jayanth Dodderi Chidanand18d93792023-07-18 14:48:09 +010014#include <plat/common/platform.h>
15
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010016void spe_enable(cpu_context_t *ctx)
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000017{
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010018 el3_state_t *state = get_el3state_ctx(ctx);
19 u_register_t mdcr_el3_val = read_ctx_reg(state, CTX_MDCR_EL3);
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010020
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000021 /*
Boyan Karatotev6e2fd8b2023-02-13 16:38:37 +000022 * MDCR_EL3.NSPB (ARM v8.2): SPE enabled in Non-secure state
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000023 * and disabled in secure state. Accesses to SPE registers at
24 * S-EL1 generate trap exceptions to EL3.
Manish V Badarkhe67fec3e2021-12-31 16:08:51 +000025 *
Boyan Karatotev6e2fd8b2023-02-13 16:38:37 +000026 * MDCR_EL3.NSPBE: Profiling Buffer uses Non-secure Virtual Addresses.
27 * When FEAT_RME is not implemented, this field is RES0.
28 *
Manish V Badarkhe67fec3e2021-12-31 16:08:51 +000029 * MDCR_EL3.EnPMSN (ARM v8.7): Do not trap access to PMSNEVFR_EL1
30 * register at NS-EL1 or NS-EL2 to EL3 if FEAT_SPEv1p2 is implemented.
31 * Setting this bit to 1 doesn't have any effect on it when
32 * FEAT_SPEv1p2 not implemented.
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000033 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010034 mdcr_el3_val |= MDCR_NSPB(MDCR_NSPB_EL1) | MDCR_EnPMSN_BIT;
35 mdcr_el3_val &= ~(MDCR_NSPBE_BIT);
36 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3_val);
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010037}
38
Manish Pandeye01b4222024-07-18 16:17:45 +010039void spe_disable(cpu_context_t *ctx)
40{
41 el3_state_t *state = get_el3state_ctx(ctx);
42 u_register_t mdcr_el3_val = read_ctx_reg(state, CTX_MDCR_EL3);
43
44 /*
45 * MDCR_EL3.NSPB: Clear these bits to disable SPE feature, as it was enabled
46 * for Non-secure state only. After clearing these bits Secure state owns
47 * the Profiling Buffer and accesses to Statistical Profiling and Profiling
48 * Buffer control registers at EL2 and EL1 generate Trap exceptions to EL3
49 *
50 * MDCR_EL3.NSPBE: Don't care as it was cleared during spe_enable and setting
51 * this to 1 does not make sense as NSPBE{1} and NSPB{0b0x} is RESERVED.
52 *
53 * MDCR_EL3.EnPMSN (ARM v8.7): Clear the bit to trap access of PMSNEVFR_EL1
54 * from EL2/EL1 to EL3.
55 */
56 mdcr_el3_val &= ~(MDCR_NSPB(MDCR_NSPB_EL1) | MDCR_EnPMSN_BIT);
57 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3_val);
58}
59
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000060void spe_init_el2_unused(void)
61{
62 uint64_t v;
63
64 /*
65 * MDCR_EL2.TPMS (ARM v8.2): Do not trap statistical
66 * profiling controls to EL2.
67 *
68 * MDCR_EL2.E2PB (ARM v8.2): SPE enabled in Non-secure
69 * state. Accesses to profiling buffer controls at
70 * Non-secure EL1 are not trapped to EL2.
71 */
72 v = read_mdcr_el2();
73 v &= ~MDCR_EL2_TPMS;
74 v |= MDCR_EL2_E2PB(MDCR_EL2_E2PB_EL1);
75 write_mdcr_el2(v);
76}