blob: a178f48b79e29cb2c57189c180faa9c6f577a4c3 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja4c3a4612025-01-29 15:01:10 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060031#include <lib/extensions/fpmr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/mpam.h>
Boyan Karatotevb34fd002025-04-02 11:02:44 +010033#include <lib/extensions/pauth.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000034#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050035#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000036#include <lib/extensions/spe.h>
37#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010038#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010039#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010040#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010041#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010042#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000043#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000044
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010045#if ENABLE_FEAT_TWED
46/* Make sure delay value fits within the range(0-15) */
47CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
48#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000049
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010050per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010051
Boyan Karatotev36cebf92023-03-08 11:56:49 +000052static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010053static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050054
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010055#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050056static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
57{
58 u_register_t sctlr_elx, actlr_elx;
59
60 /*
61 * Initialise SCTLR_EL1 to the reset value corresponding to the target
62 * execution state setting all fields rather than relying on the hw.
63 * Some fields have architecturally UNKNOWN reset values and these are
64 * set to zero.
65 *
66 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
67 *
68 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
69 * required by PSCI specification)
70 */
71 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
72 if (GET_RW(ep->spsr) == MODE_RW_64) {
73 sctlr_elx |= SCTLR_EL1_RES1;
74 } else {
75 /*
76 * If the target execution state is AArch32 then the following
77 * fields need to be set.
78 *
79 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
80 * instructions are not trapped to EL1.
81 *
82 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
83 * instructions are not trapped to EL1.
84 *
85 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
86 * CP15DMB, CP15DSB, and CP15ISB instructions.
87 */
88 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
89 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
90 }
91
Zelalem Aweke20126002022-04-08 16:48:05 -050092 /*
93 * If workaround of errata 764081 for Cortex-A75 is used then set
94 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
95 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050096 if (errata_a75_764081_applies()) {
97 sctlr_elx |= SCTLR_IESB_BIT;
98 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +010099
Zelalem Aweke20126002022-04-08 16:48:05 -0500100 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100101 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500102
103 /*
104 * Base the context ACTLR_EL1 on the current value, as it is
105 * implementation defined. The context restore process will write
106 * the value from the context to the actual register and can cause
107 * problems for processor cores that don't expect certain bits to
108 * be zero.
109 */
110 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100111 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500112}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100113#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500114
Zelalem Aweke42401112022-01-05 17:12:24 -0600115/******************************************************************************
116 * This function performs initializations that are specific to SECURE state
117 * and updates the cpu context specified by 'ctx'.
118 *****************************************************************************/
119static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000120{
Zelalem Aweke42401112022-01-05 17:12:24 -0600121 u_register_t scr_el3;
122 el3_state_t *state;
123
124 state = get_el3state_ctx(ctx);
125 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
126
127#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000128 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600129 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
130 * indicated by the interrupt routing model for BL31.
131 */
132 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
133#endif
134
Govindraj Raja73e1d802024-02-28 14:37:09 -0600135 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
136 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600137 scr_el3 |= SCR_ATA_BIT;
138 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600139
Zelalem Aweke42401112022-01-05 17:12:24 -0600140 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
141
Zelalem Aweke20126002022-04-08 16:48:05 -0500142 /*
143 * Initialize EL1 context registers unless SPMC is running
144 * at S-EL2.
145 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100146#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500147 setup_el1_context(ctx, ep);
148#endif
149
Zelalem Aweke42401112022-01-05 17:12:24 -0600150 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000151}
152
Zelalem Aweke42401112022-01-05 17:12:24 -0600153#if ENABLE_RME
154/******************************************************************************
155 * This function performs initializations that are specific to REALM state
156 * and updates the cpu context specified by 'ctx'.
157 *****************************************************************************/
158static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
159{
160 u_register_t scr_el3;
161 el3_state_t *state;
162
163 state = get_el3state_ctx(ctx);
164 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
165
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000166 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
167
Sona Mathew3b84c962023-10-25 16:48:19 -0500168 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000169 if (is_feat_csv2_2_supported()) {
170 /* Enable access to the SCXTNUM_ELx registers. */
171 scr_el3 |= SCR_EnSCXT_BIT;
172 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600173
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000174 if (is_feat_sctlr2_supported()) {
175 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
176 * SCTLR2_ELx registers.
177 */
178 scr_el3 |= SCR_SCTLR2En_BIT;
179 }
180
Javier Almansa Sobrino8749bb82025-06-10 18:31:33 +0100181 if (is_feat_d128_supported()) {
182 /*
183 * Set the D128En bit in SCR_EL3 to enable access to 128-bit
184 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
185 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
186 */
187 scr_el3 |= SCR_D128En_BIT;
188 }
189
Zelalem Aweke42401112022-01-05 17:12:24 -0600190 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Sona Mathew2d6da252024-12-10 13:48:41 -0600191
192 if (is_feat_fgt2_supported()) {
193 fgt2_enable(ctx);
194 }
195
196 if (is_feat_debugv8p9_supported()) {
197 debugv8p9_extended_bp_wp_enable(ctx);
198 }
199
Sona Mathew29080bb2025-02-03 00:42:47 -0600200 if (is_feat_brbe_supported()) {
201 brbe_enable(ctx);
202 }
Sona Mathew2d6da252024-12-10 13:48:41 -0600203
Zelalem Aweke42401112022-01-05 17:12:24 -0600204}
205#endif /* ENABLE_RME */
206
207/******************************************************************************
208 * This function performs initializations that are specific to NON-SECURE state
209 * and updates the cpu context specified by 'ctx'.
210 *****************************************************************************/
211static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
212{
213 u_register_t scr_el3;
214 el3_state_t *state;
215
216 state = get_el3state_ctx(ctx);
217 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
218
219 /* SCR_NS: Set the NS bit */
220 scr_el3 |= SCR_NS_BIT;
221
Govindraj Raja73e1d802024-02-28 14:37:09 -0600222 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
223 if (is_feat_mte2_supported()) {
224 scr_el3 |= SCR_ATA_BIT;
225 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100226
Zelalem Aweke42401112022-01-05 17:12:24 -0600227 /*
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100228 * Pointer Authentication feature, if present, is always enabled by
229 * default for Non secure lower exception levels. We do not have an
230 * explicit flag to set it. To prevent the leakage between the worlds
231 * during world switch, we enable it only for the non-secure world.
232 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100233 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
234 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600235 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100236 * If the Secure/realm world wants to use pointer authentication,
237 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
238 * it will be enabled globally for all the contexts.
239 *
240 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
241 * other than EL3
242 *
243 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
244 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600245 */
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100246 if (!is_ctx_pauth_supported()) {
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000247 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
248 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600249
Manish Pandey0e3379d2022-10-10 11:43:08 +0100250#if HANDLE_EA_EL3_FIRST_NS
251 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
252 scr_el3 |= SCR_EA_BIT;
253#endif
254
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100255#if RAS_TRAP_NS_ERR_REC_ACCESS
256 /*
257 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
258 * and RAS ERX registers from EL1 and EL2(from any security state)
259 * are trapped to EL3.
260 * Set here to trap only for NS EL1/EL2
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100261 */
262 scr_el3 |= SCR_TERR_BIT;
263#endif
264
Sona Mathew3b84c962023-10-25 16:48:19 -0500265 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000266 if (is_feat_csv2_2_supported()) {
267 /* Enable access to the SCXTNUM_ELx registers. */
268 scr_el3 |= SCR_EnSCXT_BIT;
269 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000270
Zelalem Aweke42401112022-01-05 17:12:24 -0600271#ifdef IMAGE_BL31
272 /*
273 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
274 * indicated by the interrupt routing model for BL31.
275 */
276 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
277#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100278
279 if (is_feat_the_supported()) {
280 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
281 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
282 */
283 scr_el3 |= SCR_RCWMASKEn_BIT;
284 }
285
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100286 if (is_feat_sctlr2_supported()) {
287 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
288 * SCTLR2_ELx registers.
289 */
290 scr_el3 |= SCR_SCTLR2En_BIT;
291 }
292
Govindraj Rajae63794e2024-09-06 15:43:43 +0100293 if (is_feat_d128_supported()) {
294 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
295 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
296 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
297 */
298 scr_el3 |= SCR_D128En_BIT;
299 }
300
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600301 if (is_feat_fpmr_supported()) {
302 /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
303 * register.
304 */
305 scr_el3 |= SCR_EnFPM_BIT;
306 }
307
Zelalem Aweke42401112022-01-05 17:12:24 -0600308 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600309
310 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100311#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600312
313 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000314 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600315 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000316 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600317
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600318 if (is_feat_hcx_supported()) {
319 /*
320 * Initialize register HCRX_EL2 with its init value.
321 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
322 * chance that this can lead to unexpected behavior in lower
323 * ELs that have not been updated since the introduction of
324 * this feature if not properly initialized, especially when
325 * it comes to those bits that enable/disable traps.
326 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000327 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600328 HCRX_EL2_INIT_VAL);
329 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500330
331 if (is_feat_fgt_supported()) {
332 /*
333 * Initialize HFG*_EL2 registers with a default value so legacy
334 * systems unaware of FEAT_FGT do not get trapped due to their lack
335 * of initialization for this feature.
336 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000337 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500338 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000339 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500340 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000341 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500342 HFGWTR_EL2_INIT_VAL);
343 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100344#else
345 /* Initialize EL1 context registers */
346 setup_el1_context(ctx, ep);
347#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000348
349 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600350}
351
Achin Gupta7aea9082014-02-01 07:51:28 +0000352/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600353 * The following function performs initialization of the cpu_context 'ctx'
354 * for first use that is common to all security states, and sets the
355 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100356 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000357 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100358 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100359 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600360static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100361{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000362 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100363 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100364 el3_state_t *state;
365 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100366
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100367 state = get_el3state_ctx(ctx);
368
Andrew Thoelke4e126072014-06-04 21:10:52 +0100369 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000370 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100371
372 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100373 * The lower-EL context is zeroed so that no stale values leak to a world.
374 * It is assumed that an all-zero lower-EL context is good enough for it
375 * to boot correctly. However, there are very few registers where this
376 * is not true and some values need to be recreated.
377 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100378#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100379 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
380
381 /*
382 * These bits are set in the gicv3 driver. Losing them (especially the
383 * SRE bit) is problematic for all worlds. Henceforth recreate them.
384 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000385 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100386 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000387 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100388
389 /*
390 * The actlr_el2 register can be initialized in platform's reset handler
391 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
392 */
393 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100394#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100395
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100396 /* Start with a clean SCR_EL3 copy as all relevant values are set */
397 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500398
David Cunadofee86532017-04-13 22:38:29 +0100399 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100400 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
401 * EL2, EL1 and EL0 are not trapped to EL3.
402 *
403 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
404 * EL2, EL1 and EL0 are not trapped to EL3.
405 *
406 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
407 * both Security states and both Execution states.
408 *
409 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
410 * Non-secure memory.
411 */
412 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
413
414 scr_el3 |= SCR_SIF_BIT;
415
416 /*
David Cunadofee86532017-04-13 22:38:29 +0100417 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
418 * Exception level as specified by SPSR.
419 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500420 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100421 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500422 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600423
David Cunadofee86532017-04-13 22:38:29 +0100424 /*
425 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500426 * Secure timer registers to EL3, from AArch64 state only, if specified
427 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
428 * bit always behaves as 1 (i.e. secure physical timer register access
429 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100430 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500431 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100432 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500433 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100434
johpow01f91e59f2021-08-04 19:38:18 -0500435 /*
436 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
437 * SCR_EL3.HXEn.
438 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000439 if (is_feat_hcx_supported()) {
440 scr_el3 |= SCR_HXEn_BIT;
441 }
johpow01f91e59f2021-08-04 19:38:18 -0500442
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400443 /*
Andre Przywara8fc8e182024-08-09 17:04:22 +0100444 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
445 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
446 * SCR_EL3.EnAS0.
447 */
448 if (is_feat_ls64_accdata_supported()) {
449 scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
450 }
451
452 /*
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400453 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
454 * registers are trapped to EL3.
455 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000456 if (is_feat_rng_trap_supported()) {
457 scr_el3 |= SCR_TRNDR_BIT;
458 }
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400459
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000460#if FAULT_INJECTION_SUPPORT
461 /* Enable fault injection from lower ELs */
462 scr_el3 |= SCR_FIEN_BIT;
463#endif
464
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100465 /*
466 * Enable Pointer Authentication globally for all the worlds.
467 *
468 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
469 * other than EL3
470 *
471 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
472 * than EL3
473 */
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100474 if (is_ctx_pauth_supported()) {
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000475 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
476 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100477
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000478 /*
Mark Brown293a6612023-03-14 20:48:43 +0000479 * SCR_EL3.PIEN: Enable permission indirection and overlay
480 * registers for AArch64 if present.
481 */
482 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
483 scr_el3 |= SCR_PIEN_BIT;
484 }
485
486 /*
Mark Brown326f2952023-03-14 21:33:04 +0000487 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
488 */
489 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
490 scr_el3 |= SCR_GCSEn_BIT;
491 }
492
493 /*
David Cunadofee86532017-04-13 22:38:29 +0100494 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
495 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
496 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500497 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
498 * same conditions as HVC instructions and when the processor supports
499 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500500 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
501 * CNTPOFF_EL2 register under the same conditions as HVC instructions
502 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100503 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000504 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
505 || ((GET_RW(ep->spsr) != MODE_RW_64)
506 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100507 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500508
Andre Przywarae8920f62022-11-10 14:28:01 +0000509 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500510 scr_el3 |= SCR_FGTEN_BIT;
511 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500512
Andre Przywarac3464182022-11-17 17:30:43 +0000513 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500514 scr_el3 |= SCR_ECVEN_BIT;
515 }
David Cunadofee86532017-04-13 22:38:29 +0100516 }
517
johpow013e24c162020-04-22 14:05:13 -0500518 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000519 if (is_feat_twed_supported()) {
520 /* Set delay in SCR_EL3 */
521 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
522 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
523 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500524
Andre Przywara0cf77402023-01-27 12:25:49 +0000525 /* Enable WFE delay */
526 scr_el3 |= SCR_TWEDEn_BIT;
527 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100528
529#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
530 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
531 if (is_feat_sel2_supported()) {
532 scr_el3 |= SCR_EEL2_BIT;
533 }
534#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500535
Tushar Khandelwalb59ded32024-03-15 15:00:29 +0000536 if (is_feat_mec_supported()) {
537 scr_el3 |= SCR_MECEn_BIT;
538 }
539
David Cunadofee86532017-04-13 22:38:29 +0100540 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100541 * Populate EL3 state so that we've the right context
542 * before doing ERET
543 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100544 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
545 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
546 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
547
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100548 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
549 mdcr_el3 = MDCR_EL3_RESET_VAL;
550
551 /* ---------------------------------------------------------------------
552 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
553 * Some fields are architecturally UNKNOWN on reset.
554 *
555 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
556 * Debug exceptions, other than Breakpoint Instruction exceptions, are
557 * disabled from all ELs in Secure state.
558 *
559 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
560 * privileged debug from S-EL1.
561 *
562 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
563 * access to the powerdown debug registers do not trap to EL3.
564 *
565 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
566 * debug registers, other than those registers that are controlled by
567 * MDCR_EL3.TDOSA.
568 */
569 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
570 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
571 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
572
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000573#if IMAGE_BL31
574 /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
575 if (is_feat_trf_supported()) {
576 trf_enable(ctx);
577 }
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000578
Manish Pandeya14fb252024-06-22 00:00:18 +0100579 if (is_feat_tcr2_supported()) {
580 tcr2_enable(ctx);
581 }
582
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000583 pmuv3_enable(ctx);
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000584#endif /* IMAGE_BL31 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100585
Andrew Thoelke4e126072014-06-04 21:10:52 +0100586 /*
587 * Store the X0-X7 value from the entrypoint into the context
588 * Use memcpy as we are in control of the layout of the structures
589 */
590 gp_regs = get_gpregs_ctx(ctx);
591 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
592}
593
594/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600595 * Context management library initialization routine. This library is used by
596 * runtime services to share pointers to 'cpu_context' structures for secure
597 * non-secure and realm states. Management of the structures and their associated
598 * memory is not done by the context management library e.g. the PSCI service
599 * manages the cpu context used for entry from and exit to the non-secure state.
600 * The Secure payload dispatcher service manages the context(s) corresponding to
601 * the secure state. It also uses this library to get access to the non-secure
602 * state cpu context pointers.
603 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
604 * which will be used for programming an entry into a lower EL. The same context
605 * will be used to save state upon exception entry from that EL.
606 ******************************************************************************/
607void __init cm_init(void)
608{
609 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100610 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600611 * that will be done when the BSS is zeroed out.
612 */
613}
614
615/*******************************************************************************
616 * This is the high-level function used to initialize the cpu_context 'ctx' for
617 * first use. It performs initializations that are common to all security states
618 * and initializations specific to the security state specified in 'ep'
619 ******************************************************************************/
620void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
621{
Maheedhar Bollapallie09e32a2024-04-24 18:05:56 +0530622 size_t security_state;
Zelalem Aweke42401112022-01-05 17:12:24 -0600623
624 assert(ctx != NULL);
625
626 /*
627 * Perform initializations that are common
628 * to all security states
629 */
630 setup_context_common(ctx, ep);
631
632 security_state = GET_SECURITY_STATE(ep->h.attr);
633
634 /* Perform security state specific initializations */
635 switch (security_state) {
636 case SECURE:
637 setup_secure_context(ctx, ep);
638 break;
639#if ENABLE_RME
640 case REALM:
641 setup_realm_context(ctx, ep);
642 break;
643#endif
644 case NON_SECURE:
645 setup_ns_context(ctx, ep);
646 break;
647 default:
648 ERROR("Invalid security state\n");
649 panic();
650 break;
651 }
652}
653
654/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000655 * Enable architecture extensions for EL3 execution. This function only updates
656 * registers in-place which are expected to either never change or be
Boyan Karatotevb2953472024-11-06 14:55:35 +0000657 * overwritten by el3_exit. Expects the core_pos of the current core as argument.
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000658 ******************************************************************************/
659#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000660void cm_manage_extensions_el3(unsigned int my_idx)
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000661{
Boyan Karatotev90b7b752024-11-15 15:03:02 +0000662 if (is_feat_sve_supported()) {
663 sve_init_el3();
664 }
665
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100666 if (is_feat_amu_supported()) {
Boyan Karatotevb2953472024-11-06 14:55:35 +0000667 amu_init_el3(my_idx);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100668 }
669
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000670 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000671 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000672 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100673
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000674 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000675}
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000676
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000677/******************************************************************************
678 * Function to initialise the registers with the RESET values in the context
679 * memory, which are maintained per world.
680 ******************************************************************************/
Boyan Karatoteva1b07a92025-03-04 16:58:42 +0000681static void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000682{
683 /*
684 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
685 *
686 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
687 * by Advanced SIMD, floating-point or SVE instructions (if
688 * implemented) do not trap to EL3.
689 *
690 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
691 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
692 */
693 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600694
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000695 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600696
697 /*
698 * Initialize MPAM3_EL3 to its default reset value
699 *
700 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
701 * all lower ELn MPAM3_EL3 register access to, trap to EL3
702 */
703
704 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000705}
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000706
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000707/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100708 * Initialise per_world_context for Non-Secure world.
709 * This function enables the architecture extensions, which have same value
710 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000711 ******************************************************************************/
Boyan Karatoteva1b07a92025-03-04 16:58:42 +0000712static void manage_extensions_nonsecure_per_world(void)
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100713{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000714 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
715
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100716 if (is_feat_sme_supported()) {
717 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100718 }
719
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000720 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100721 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
722 }
723
724 if (is_feat_amu_supported()) {
725 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
726 }
727
728 if (is_feat_sys_reg_trace_supported()) {
729 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000730 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600731
732 if (is_feat_mpam_supported()) {
733 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
734 }
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600735
736 if (is_feat_fpmr_supported()) {
737 fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
738 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100739}
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000740
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100741/*******************************************************************************
742 * Initialise per_world_context for Secure world.
743 * This function enables the architecture extensions, which have same value
744 * across the cores for the secure world.
745 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100746static void manage_extensions_secure_per_world(void)
747{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000748 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
749
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000750 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100751
752 if (ENABLE_SME_FOR_SWD) {
753 /*
754 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
755 * SME, SVE, and FPU/SIMD context properly managed.
756 */
757 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
758 } else {
759 /*
760 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
761 * world can safely use the associated registers.
762 */
763 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
764 }
765 }
766 if (is_feat_sve_supported()) {
767 if (ENABLE_SVE_FOR_SWD) {
768 /*
769 * Enable SVE and FPU in secure context, SPM must ensure
770 * that the SVE and FPU register contexts are properly managed.
771 */
772 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
773 } else {
774 /*
775 * Disable SVE and FPU in secure context so non-secure world
776 * can safely use them.
777 */
778 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
779 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000780 }
781
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100782 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000783 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100784 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000785 }
Boyan Karatoteva1b07a92025-03-04 16:58:42 +0000786}
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000787
Boyan Karatoteva1b07a92025-03-04 16:58:42 +0000788static void manage_extensions_realm_per_world(void)
789{
790#if ENABLE_RME
791 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]);
792
793 if (is_feat_sve_supported()) {
794 /*
795 * Enable SVE and FPU in realm context when it is enabled for NS.
796 * Realm manager must ensure that the SVE and FPU register
797 * contexts are properly managed.
798 */
799 sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
800 }
801
802 /* NS can access this but Realm shouldn't */
803 if (is_feat_sys_reg_trace_supported()) {
804 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
805 }
806
807 /*
808 * If SME/SME2 is supported and enabled for NS world, then disable trapping
809 * of SME instructions for Realm world. RMM will save/restore required
810 * registers that are shared with SVE/FPU so that Realm can use FPU or SVE.
811 */
812 if (is_feat_sme_supported()) {
813 sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
814 }
815
816 /*
817 * If FEAT_MPAM is supported and enabled, then disable trapping access
818 * to the MPAM registers for Realm world. Instead, RMM will configure
819 * the access to be trapped by itself so it can inject undefined aborts
820 * back to the Realm.
821 */
822 if (is_feat_mpam_supported()) {
823 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
824 }
825#endif /* ENABLE_RME */
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100826}
827
Boyan Karatoteva1b07a92025-03-04 16:58:42 +0000828void cm_manage_extensions_per_world(void)
829{
830 manage_extensions_nonsecure_per_world();
831 manage_extensions_secure_per_world();
832 manage_extensions_realm_per_world();
833}
834#endif /* IMAGE_BL31 */
835
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100836/*******************************************************************************
837 * Enable architecture extensions on first entry to Non-secure world.
838 ******************************************************************************/
839static void manage_extensions_nonsecure(cpu_context_t *ctx)
840{
841#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000842 /* NOTE: registers are not context switched */
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100843 if (is_feat_amu_supported()) {
844 amu_enable(ctx);
845 }
846
847 if (is_feat_sme_supported()) {
848 sme_enable(ctx);
849 }
850
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500851 if (is_feat_fgt2_supported()) {
852 fgt2_enable(ctx);
853 }
854
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500855 if (is_feat_debugv8p9_supported()) {
856 debugv8p9_extended_bp_wp_enable(ctx);
857 }
858
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000859 /*
860 * SPE, TRBE, and BRBE have multi-field enables that affect which world
861 * they apply to. Despite this, it is useful to ignore these for
862 * simplicity in determining the feature's per world enablement status.
863 * This is only possible when context is written per-world. Relied on
864 * by SMCCC_ARCH_FEATURE_AVAILABILITY
865 */
866 if (is_feat_spe_supported()) {
867 spe_enable(ctx);
868 }
869
Manish Pandeya14fb252024-06-22 00:00:18 +0100870 if (!check_if_trbe_disable_affected_core()) {
871 if (is_feat_trbe_supported()) {
872 trbe_enable(ctx);
873 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000874 }
875
Boyan Karatotev066978e2024-10-18 11:02:54 +0100876 if (is_feat_brbe_supported()) {
877 brbe_enable(ctx);
878 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000879#endif /* IMAGE_BL31 */
880}
881
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500882#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000883/*******************************************************************************
884 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
885 * world when EL2 is empty and unused.
886 ******************************************************************************/
887static void manage_extensions_nonsecure_el2_unused(void)
888{
889#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000890 if (is_feat_spe_supported()) {
891 spe_init_el2_unused();
892 }
893
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100894 if (is_feat_amu_supported()) {
895 amu_init_el2_unused();
896 }
897
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000898 if (is_feat_mpam_supported()) {
899 mpam_init_el2_unused();
900 }
901
902 if (is_feat_trbe_supported()) {
903 trbe_init_el2_unused();
904 }
905
906 if (is_feat_sys_reg_trace_supported()) {
907 sys_reg_trace_init_el2_unused();
908 }
909
910 if (is_feat_trf_supported()) {
911 trf_init_el2_unused();
912 }
913
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000914 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000915
916 if (is_feat_sve_supported()) {
917 sve_init_el2_unused();
918 }
919
920 if (is_feat_sme_supported()) {
921 sme_init_el2_unused();
922 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000923
Arvind Ram Prakash9300b602025-03-12 16:45:05 -0500924 if (is_feat_mops_supported() && is_feat_hcx_supported()) {
Arvind Ram Prakashf915deb2025-01-09 17:18:30 -0600925 write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
926 }
927
Boyan Karatotevb34fd002025-04-02 11:02:44 +0100928 if (is_feat_pauth_supported()) {
929 pauth_enable_el2();
930 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000931#endif /* IMAGE_BL31 */
932}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500933#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000934
935/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100936 * Enable architecture extensions on first entry to Secure world.
937 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500938static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100939{
940#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000941 if (is_feat_sme_supported()) {
942 if (ENABLE_SME_FOR_SWD) {
943 /*
944 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
945 * must ensure SME, SVE, and FPU/SIMD context properly managed.
946 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000947 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000948 sme_enable(ctx);
949 } else {
950 /*
951 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
952 * world can safely use the associated registers.
953 */
954 sme_disable(ctx);
955 }
956 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000957
958 /*
959 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
960 * sysreg access can. In case the EL1 controls leave them active on
961 * context switch, we want the owning security state to be NS so Secure
962 * can't be DOSed.
963 */
964 if (is_feat_spe_supported()) {
965 spe_disable(ctx);
966 }
967
968 if (is_feat_trbe_supported()) {
969 trbe_disable(ctx);
970 }
johpow019baade32021-07-08 14:14:00 -0500971#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100972}
Soby Mathewb0082d22015-04-09 13:40:55 +0100973
974/*******************************************************************************
975 * The following function initializes the cpu_context for the current CPU
976 * for first use, and sets the initial entrypoint state as specified by the
977 * entry_point_info structure.
978 ******************************************************************************/
979void cm_init_my_context(const entry_point_info_t *ep)
980{
981 cpu_context_t *ctx;
982 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100983 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100984}
985
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000986/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500987static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000988{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500989#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000990 u_register_t hcr_el2 = HCR_RESET_VAL;
991 u_register_t mdcr_el2;
992 u_register_t scr_el3;
993
994 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
995
996 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
997 if ((scr_el3 & SCR_RW_BIT) != 0U) {
998 hcr_el2 |= HCR_RW_BIT;
999 }
1000
1001 write_hcr_el2(hcr_el2);
1002
1003 /*
1004 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
1005 * All fields have architecturally UNKNOWN reset values.
1006 */
1007 write_cptr_el2(CPTR_EL2_RESET_VAL);
1008
1009 /*
1010 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
1011 * reset and are set to zero except for field(s) listed below.
1012 *
1013 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1014 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1015 *
1016 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1017 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1018 */
1019 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1020
1021 /*
1022 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1023 * UNKNOWN value.
1024 */
1025 write_cntvoff_el2(0);
1026
1027 /*
1028 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1029 * respectively.
1030 */
1031 write_vpidr_el2(read_midr_el1());
1032 write_vmpidr_el2(read_mpidr_el1());
1033
1034 /*
1035 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1036 *
1037 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1038 * translation is disabled, cache maintenance operations depend on the
1039 * VMID.
1040 *
1041 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1042 * disabled.
1043 */
1044 write_vttbr_el2(VTTBR_RESET_VAL &
1045 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1046 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1047
1048 /*
1049 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1050 * Some fields are architecturally UNKNOWN on reset.
1051 *
1052 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1053 * register accesses to the Debug ROM registers are not trapped to EL2.
1054 *
1055 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1056 * accesses to the powerdown debug registers are not trapped to EL2.
1057 *
1058 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1059 * debug registers do not trap to EL2.
1060 *
1061 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1062 * EL2.
1063 */
1064 mdcr_el2 = MDCR_EL2_RESET_VAL &
1065 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1066 MDCR_EL2_TDE_BIT);
1067
1068 write_mdcr_el2(mdcr_el2);
1069
1070 /*
1071 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1072 *
1073 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1074 * EL1 accesses to System registers do not trap to EL2.
1075 */
1076 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1077
1078 /*
1079 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1080 * reset.
1081 *
1082 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1083 * and prevent timer interrupts.
1084 */
1085 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1086
1087 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001088#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001089}
1090
Soby Mathewb0082d22015-04-09 13:40:55 +01001091/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001092 * Prepare the CPU system registers for first entry into realm, secure, or
1093 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001094 *
1095 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1096 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1097 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1098 * For all entries, the EL1 registers are initialized from the cpu_context
1099 ******************************************************************************/
Maheedhar Bollapallie09e32a2024-04-24 18:05:56 +05301100void cm_prepare_el3_exit(size_t security_state)
Andrew Thoelke4e126072014-06-04 21:10:52 +01001101{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001102 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001103 cpu_context_t *ctx = cm_get_context(security_state);
1104
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001105 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001106
1107 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001108 uint64_t el2_implemented = el_implemented(2);
1109
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001110 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001111 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001112
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001113 if (el2_implemented != EL_IMPL_NONE) {
1114
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001115 /*
1116 * If context is not being used for EL2, initialize
1117 * HCRX_EL2 with its init value here.
1118 */
1119 if (is_feat_hcx_supported()) {
1120 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1121 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001122
1123 /*
1124 * Initialize Fine-grained trap registers introduced
1125 * by FEAT_FGT so all traps are initially disabled when
1126 * switching to EL2 or a lower EL, preventing undesired
1127 * behavior.
1128 */
1129 if (is_feat_fgt_supported()) {
1130 /*
1131 * Initialize HFG*_EL2 registers with a default
1132 * value so legacy systems unaware of FEAT_FGT
1133 * do not get trapped due to their lack of
1134 * initialization for this feature.
1135 */
1136 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1137 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1138 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1139 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001140
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001141 /* Condition to ensure EL2 is being used. */
1142 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001143 /* Initialize SCTLR_EL2 register with reset value. */
1144 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001145
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001146 /*
1147 * If workaround of errata 764081 for Cortex-A75
1148 * is used then set SCTLR_EL2.IESB to enable
1149 * Implicit Error Synchronization Barrier.
1150 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001151 if (errata_a75_764081_applies()) {
1152 sctlr_el2 |= SCTLR_IESB_BIT;
1153 }
1154
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001155 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001156 } else {
1157 /*
1158 * (scr_el3 & SCR_HCE_BIT==0)
1159 * EL2 implemented but unused.
1160 */
1161 init_nonsecure_el2_unused(ctx);
1162 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001163 }
1164 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001165#if (!CTX_INCLUDE_EL2_REGS)
1166 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001167 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001168#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001169 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001170}
1171
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001172#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001173
1174static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1175{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001176 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001177 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001178 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001179 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001180 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1181 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1182 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1183 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001184}
1185
1186static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1187{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001188 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001189 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001190 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001191 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001192 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1193 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1194 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1195 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001196}
1197
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001198static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1199{
1200 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1201 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1202 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1203 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1204 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1205}
1206
1207static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1208{
1209 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1210 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1211 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1212 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1213 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1214}
1215
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001216static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001217{
1218 u_register_t mpam_idr = read_mpamidr_el1();
1219
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001220 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001221
1222 /*
1223 * The context registers that we intend to save would be part of the
1224 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1225 */
1226 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1227 return;
1228 }
1229
1230 /*
1231 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1232 * MPAMIDR_HAS_HCR_BIT == 1.
1233 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001234 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1235 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1236 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001237
1238 /*
1239 * The number of MPAMVPM registers is implementation defined, their
1240 * number is stored in the MPAMIDR_EL1 register.
1241 */
1242 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1243 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001244 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001245 __fallthrough;
1246 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001247 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001248 __fallthrough;
1249 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001250 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001251 __fallthrough;
1252 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001253 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001254 __fallthrough;
1255 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001256 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001257 __fallthrough;
1258 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001259 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001260 __fallthrough;
1261 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001262 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001263 break;
1264 }
1265}
1266
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001267static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001268{
1269 u_register_t mpam_idr = read_mpamidr_el1();
1270
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001271 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001272
1273 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1274 return;
1275 }
1276
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001277 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1278 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1279 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001280
1281 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1282 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001283 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001284 __fallthrough;
1285 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001286 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001287 __fallthrough;
1288 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001289 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001290 __fallthrough;
1291 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001292 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001293 __fallthrough;
1294 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001295 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001296 __fallthrough;
1297 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001298 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001299 __fallthrough;
1300 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001301 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001302 break;
1303 }
1304}
1305
Manish Pandey238262f2024-02-05 21:40:21 +00001306/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001307 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001308 * ICH_AP0R<n>_EL2
1309 * ICH_AP1R<n>_EL2
1310 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001311 *
1312 * NOTE: For a system with S-EL2 present but not enabled, accessing
1313 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1314 * SCR_EL3.NS = 1 before accessing this register.
1315 * ---------------------------------------------------------------------------
1316 */
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001317static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001318{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001319 u_register_t scr_el3 = read_scr_el3();
1320
Manish Pandey238262f2024-02-05 21:40:21 +00001321#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001322 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001323#else
Manish Pandey238262f2024-02-05 21:40:21 +00001324 write_scr_el3(scr_el3 | SCR_NS_BIT);
1325 isb();
1326
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001327 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001328
1329 write_scr_el3(scr_el3);
1330 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001331#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001332 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001333
1334 if (errata_ich_vmcr_el2_applies()) {
1335 if (security_state == SECURE) {
1336 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1337 } else {
1338 write_scr_el3(scr_el3 | SCR_NS_BIT);
1339 }
1340 isb();
1341 }
1342
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001343 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001344
1345 if (errata_ich_vmcr_el2_applies()) {
1346 write_scr_el3(scr_el3);
1347 isb();
1348 }
Manish Pandey238262f2024-02-05 21:40:21 +00001349}
1350
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001351static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001352{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001353 u_register_t scr_el3 = read_scr_el3();
1354
Manish Pandey238262f2024-02-05 21:40:21 +00001355#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001356 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001357#else
Manish Pandey238262f2024-02-05 21:40:21 +00001358 write_scr_el3(scr_el3 | SCR_NS_BIT);
1359 isb();
1360
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001361 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001362
1363 write_scr_el3(scr_el3);
1364 isb();
1365#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001366 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001367
1368 if (errata_ich_vmcr_el2_applies()) {
1369 if (security_state == SECURE) {
1370 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1371 } else {
1372 write_scr_el3(scr_el3 | SCR_NS_BIT);
1373 }
1374 isb();
1375 }
1376
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001377 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001378
1379 if (errata_ich_vmcr_el2_applies()) {
1380 write_scr_el3(scr_el3);
1381 isb();
1382 }
Manish Pandey238262f2024-02-05 21:40:21 +00001383}
1384
1385/* -----------------------------------------------------
1386 * The following registers are not added:
1387 * AMEVCNTVOFF0<n>_EL2
1388 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001389 * -----------------------------------------------------
1390 */
1391static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1392{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001393 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1394 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1395 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1396 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1397 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1398 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1399 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001400 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001401 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001402 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001403 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1404 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1405 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1406 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1407 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1408 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1409 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1410 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1411 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1412 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1413 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1414 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1415 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1416 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001417 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1418 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1419 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1420 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001421
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001422 write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1423 write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001424}
1425
1426static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1427{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001428 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1429 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1430 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1431 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1432 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1433 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1434 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001435 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001436 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001437 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001438 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1439 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1440 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1441 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1442 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1443 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1444 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1445 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1446 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1447 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1448 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1449 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1450 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1451 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1452 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1453 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1454 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1455 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1456 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1457 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001458}
1459
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001460/*******************************************************************************
1461 * Save EL2 sysreg context
1462 ******************************************************************************/
1463void cm_el2_sysregs_context_save(uint32_t security_state)
1464{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001465 cpu_context_t *ctx;
1466 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001467
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001468 ctx = cm_get_context(security_state);
1469 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001470
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001471 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001472
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001473 el2_sysregs_context_save_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001474 el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001475
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001476 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001477 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001478 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001479
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001480 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001481 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001482 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001483
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001484 if (is_feat_fgt_supported()) {
1485 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1486 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001487
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001488 if (is_feat_fgt2_supported()) {
1489 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1490 }
1491
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001492 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001493 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001494 }
Andre Przywarac3464182022-11-17 17:30:43 +00001495
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001496 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001497 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1498 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001499 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001500 }
Andre Przywara870627e2023-01-27 12:25:49 +00001501
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001502 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001503 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1504 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001506
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001508 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001510
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001511 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001512 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001513 }
Andre Przywara902c9022022-11-17 17:30:43 +00001514
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001515 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001516 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1517 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001518 }
Andre Przywara902c9022022-11-17 17:30:43 +00001519
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001520 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001521 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001522 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001523
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001524 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001525 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001526 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001527
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001528 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001529 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1530 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001531 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001532
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001533 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001534 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001535 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001536
Sona Mathew29080bb2025-02-03 00:42:47 -06001537 if (is_feat_brbe_supported()) {
1538 write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
1539 }
1540
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001541 if (is_feat_s2pie_supported()) {
1542 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1543 }
1544
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001545 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001546 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1547 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001548 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001549
1550 if (is_feat_sctlr2_supported()) {
1551 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1552 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001553}
1554
1555/*******************************************************************************
1556 * Restore EL2 sysreg context
1557 ******************************************************************************/
1558void cm_el2_sysregs_context_restore(uint32_t security_state)
1559{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001560 cpu_context_t *ctx;
1561 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001562
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001563 ctx = cm_get_context(security_state);
1564 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001565
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001566 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001567
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001568 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001569 el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001570
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001571 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001572 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001573 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001574
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001575 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001576 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001577 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001578
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001579 if (is_feat_fgt_supported()) {
1580 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1581 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001582
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001583 if (is_feat_fgt2_supported()) {
1584 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1585 }
1586
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001587 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001588 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001589 }
Andre Przywarac3464182022-11-17 17:30:43 +00001590
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001591 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001592 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1593 contextidr_el2));
1594 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001595 }
Andre Przywara870627e2023-01-27 12:25:49 +00001596
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001597 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001598 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1599 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001600 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001601
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001602 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001603 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001604 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001605
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001606 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001607 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001608 }
Andre Przywara902c9022022-11-17 17:30:43 +00001609
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001610 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001611 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1612 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001613 }
Andre Przywara902c9022022-11-17 17:30:43 +00001614
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001615 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001616 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001617 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001618
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001619 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001620 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001621 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001622
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001623 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001624 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1625 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001626 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001627
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001628 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001629 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001630 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001631
1632 if (is_feat_s2pie_supported()) {
1633 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1634 }
1635
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001636 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001637 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1638 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001639 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001640
1641 if (is_feat_sctlr2_supported()) {
1642 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1643 }
Sona Mathew29080bb2025-02-03 00:42:47 -06001644
1645 if (is_feat_brbe_supported()) {
1646 write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
1647 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001648}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001649#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001650
Andrew Thoelke4e126072014-06-04 21:10:52 +01001651/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001652 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1653 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1654 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1655 * cm_prepare_el3_exit function.
1656 ******************************************************************************/
1657void cm_prepare_el3_exit_ns(void)
1658{
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001659#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001660#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001661 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1662 assert(ctx != NULL);
1663
Zelalem Aweke20126002022-04-08 16:48:05 -05001664 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001665 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001666 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1667 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001668#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001669
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001670 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001671 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001672 cm_set_next_eret_context(NON_SECURE);
1673#else
1674 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001675#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001676}
1677
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001678#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1679/*******************************************************************************
1680 * The next set of six functions are used by runtime services to save and restore
1681 * EL1 context on the 'cpu_context' structure for the specified security state.
1682 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001683static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1684{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001685 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1686 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001687
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001688#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001689 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1690 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001691#endif /* (!ERRATA_SPECULATIVE_AT) */
1692
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001693 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1694 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1695 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1696 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001697 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1698 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1699 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1700 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1701 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1702 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001703 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1704 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1705 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1706 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1707 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1708 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1709 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001710
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001711 write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
1712 write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
1713 write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
1714
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001715 if (CTX_INCLUDE_AARCH32_REGS) {
1716 /* Save Aarch32 registers */
1717 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1718 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1719 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1720 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1721 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1722 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1723 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001724
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001725 if (NS_TIMER_SWITCH) {
1726 /* Save NS Timer registers */
1727 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1728 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1729 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1730 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1731 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1732 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001733
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001734 if (is_feat_mte2_supported()) {
1735 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1736 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1737 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1738 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1739 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001740
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001741 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001742 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001743 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001744
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001745 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001746 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1747 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001748 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001749
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001750 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001751 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001752 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001753
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001754 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001755 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001756 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001757
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001758 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001759 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001760 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001761
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001762 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001763 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001764 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001765
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001766 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001767 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1768 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001769 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001770
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001771 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001772 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1773 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1774 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1775 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001776 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001777
1778 if (is_feat_the_supported()) {
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001779 write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
1780 write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001781 }
1782
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001783 if (is_feat_sctlr2_supported()) {
1784 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1785 }
1786
Andre Przywara8fc8e182024-08-09 17:04:22 +01001787 if (is_feat_ls64_accdata_supported()) {
1788 write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1789 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001790}
1791
1792static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1793{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001794 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1795 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001796
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001797#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001798 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1799 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001800#endif /* (!ERRATA_SPECULATIVE_AT) */
1801
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001802 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1803 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1804 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1805 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1806 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1807 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1808 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1809 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1810 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1811 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1812 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1813 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1814 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1815 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1816 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1817 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1818 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1819 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1820 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1821 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001822
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001823 if (CTX_INCLUDE_AARCH32_REGS) {
1824 /* Restore Aarch32 registers */
1825 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1826 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1827 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1828 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1829 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1830 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1831 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001832
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001833 if (NS_TIMER_SWITCH) {
1834 /* Restore NS Timer registers */
1835 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1836 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1837 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1838 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1839 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1840 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001841
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001842 if (is_feat_mte2_supported()) {
1843 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1844 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1845 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1846 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1847 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001848
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001849 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001850 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001851 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001852
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001853 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001854 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1855 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001856 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001857
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001858 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001859 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001860 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001861
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001862 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001863 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001864 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001865
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001866 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001867 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001868 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001869
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001870 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001871 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001872 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001873
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001874 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001875 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1876 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001877 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001878
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001879 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001880 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1881 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1882 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1883 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001884 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001885
1886 if (is_feat_the_supported()) {
1887 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1888 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1889 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001890
1891 if (is_feat_sctlr2_supported()) {
1892 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1893 }
1894
Andre Przywara8fc8e182024-08-09 17:04:22 +01001895 if (is_feat_ls64_accdata_supported()) {
1896 write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1897 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001898}
1899
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001900/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001901 * The next couple of functions are used by runtime services to save and restore
1902 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001903 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001904void cm_el1_sysregs_context_save(uint32_t security_state)
1905{
Dan Handleye2712bc2014-04-10 15:37:22 +01001906 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001907
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001908 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001909 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001910
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001911 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001912
1913#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301914 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001915 PUBLISH_EVENT(cm_exited_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301916 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001917 PUBLISH_EVENT(cm_exited_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301918 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001919#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001920}
1921
1922void cm_el1_sysregs_context_restore(uint32_t security_state)
1923{
Dan Handleye2712bc2014-04-10 15:37:22 +01001924 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001925
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001926 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001927 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001928
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001929 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001930
1931#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301932 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001933 PUBLISH_EVENT(cm_entering_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301934 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001935 PUBLISH_EVENT(cm_entering_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301936 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001937#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001938}
1939
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001940#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1941
Achin Gupta7aea9082014-02-01 07:51:28 +00001942/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001943 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1944 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001945 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001946void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001947{
Dan Handleye2712bc2014-04-10 15:37:22 +01001948 cpu_context_t *ctx;
1949 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001950
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001951 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001952 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001953
Andrew Thoelke4e126072014-06-04 21:10:52 +01001954 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001955 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001956 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001957}
1958
1959/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001960 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1961 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001962 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001963void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001964 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001965{
Dan Handleye2712bc2014-04-10 15:37:22 +01001966 cpu_context_t *ctx;
1967 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001968
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001969 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001970 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001971
1972 /* Populate EL3 state so that ERET jumps to the correct entry */
1973 state = get_el3state_ctx(ctx);
1974 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001975 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001976}
1977
1978/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001979 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1980 * pertaining to the given security state using the value and bit position
1981 * specified in the parameters. It preserves all other bits.
1982 ******************************************************************************/
1983void cm_write_scr_el3_bit(uint32_t security_state,
1984 uint32_t bit_pos,
1985 uint32_t value)
1986{
1987 cpu_context_t *ctx;
1988 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001989 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001990
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001991 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001992 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001993
1994 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001995 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001996
1997 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001998 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001999
2000 /*
2001 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2002 * and set it to its new value.
2003 */
2004 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002005 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05002006 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002007 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01002008 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2009}
2010
2011/*******************************************************************************
2012 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2013 * given security state.
2014 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002015u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01002016{
Nithin Ge4a1c592024-04-19 18:02:02 +05302017 const cpu_context_t *ctx;
2018 const el3_state_t *state;
Achin Gupta27b895e2014-05-04 18:38:28 +01002019
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002020 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002021 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002022
2023 /* Populate EL3 state so that ERET jumps to the correct entry */
2024 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002025 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01002026}
2027
2028/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002029 * This function is used to program the context that's used for exception
2030 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2031 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00002032 ******************************************************************************/
2033void cm_set_next_eret_context(uint32_t security_state)
2034{
Dan Handleye2712bc2014-04-10 15:37:22 +01002035 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002036
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002037 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002038 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002039
Andrew Thoelke4e126072014-06-04 21:10:52 +01002040 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002041}