blob: 69911e8d5ecc3eecb98755a70149b46f983bbd72 [file] [log] [blame]
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02001/*
Antonio Nino Diaz6766bb12018-10-26 11:12:31 +01002 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02007#include <assert.h>
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02008#include <errno.h>
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +02009#include <stddef.h>
10#include <string.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
12#include <platform_def.h>
13
14#include <arch.h>
15#include <arch_helpers.h>
16#include <bl31/bl31.h>
17#include <common/bl_common.h>
18#include <common/debug.h>
19#include <cortex_a53.h>
20#include <drivers/arm/pl011.h>
21#include <drivers/generic_delay_timer.h>
22#include <lib/mmio.h>
23#include <plat/common/platform.h>
24
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020025#include "hi3798cv200.h"
26#include "plat_private.h"
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020027
28/* Memory ranges for code and RO data sections */
29#define BL31_RO_BASE (unsigned long)(&__RO_START__)
30#define BL31_RO_LIMIT (unsigned long)(&__RO_END__)
31
32/* Memory ranges for coherent memory section */
33#define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
34#define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
35
Jiancheng Xueb88b08a2017-08-28 18:55:43 +080036#define TZPC_SEC_ATTR_CTRL_VALUE (0x9DB98D45)
37
Victor Chong662556a2017-10-28 01:59:41 +090038static entry_point_info_t bl32_image_ep_info;
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020039static entry_point_info_t bl33_image_ep_info;
Jerome Forissier74a19f22018-11-08 11:57:30 +000040static console_pl011_t console;
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020041
Jiancheng Xueb88b08a2017-08-28 18:55:43 +080042static void hisi_tzpc_sec_init(void)
43{
44 mmio_write_32(HISI_TZPC_SEC_ATTR_CTRL, TZPC_SEC_ATTR_CTRL_VALUE);
45}
46
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020047entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
48{
Victor Chong662556a2017-10-28 01:59:41 +090049 entry_point_info_t *next_image_info;
50
51 assert(sec_state_is_valid(type));
52 next_image_info = (type == NON_SECURE)
53 ? &bl33_image_ep_info : &bl32_image_ep_info;
54 /*
55 * None of the images on the ARM development platforms can have 0x0
56 * as the entrypoint
57 */
58 if (next_image_info->pc)
59 return next_image_info;
60 else
61 return NULL;
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020062}
63
Victor Chong175dd8a2018-02-01 00:35:22 +090064/*******************************************************************************
65 * Perform any BL31 early platform setup common to ARM standard platforms.
66 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +010067 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Victor Chong175dd8a2018-02-01 00:35:22 +090068 * done before the MMU is initialized so that the memory layout can be used
69 * while creating page tables. BL2 has flushed this information to memory, so
70 * we are guaranteed to pick up good data.
71 ******************************************************************************/
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010072void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
73 u_register_t arg2, u_register_t arg3)
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020074{
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010075 void *from_bl2;
76
77 from_bl2 = (void *) arg0;
78
Jerome Forissier74a19f22018-11-08 11:57:30 +000079 console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ,
80 PL011_BAUDRATE, &console);
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +020081
82 /* Init console for crash report */
83 plat_crash_console_init();
84
Victor Chong175dd8a2018-02-01 00:35:22 +090085 /*
86 * Check params passed from BL2 should not be NULL,
87 */
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010088 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
89
Victor Chong175dd8a2018-02-01 00:35:22 +090090 assert(params_from_bl2 != NULL);
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010091 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
92 assert(params_from_bl2->h.version >= VERSION_2);
93
94 bl_params_node_t *bl_params = params_from_bl2->head;
Victor Chong662556a2017-10-28 01:59:41 +090095
96 /*
Antonio Nino Diaze93cde12018-09-24 17:15:15 +010097 * Copy BL33 and BL32 (if present), entry point information.
Victor Chong662556a2017-10-28 01:59:41 +090098 * They are stored in Secure RAM, in BL2's address space.
99 */
Antonio Nino Diaze93cde12018-09-24 17:15:15 +0100100 while (bl_params) {
101 if (bl_params->image_id == BL32_IMAGE_ID)
102 bl32_image_ep_info = *bl_params->ep_info;
103
104 if (bl_params->image_id == BL33_IMAGE_ID)
105 bl33_image_ep_info = *bl_params->ep_info;
106
107 bl_params = bl_params->next_params_info;
108 }
109
110 if (bl33_image_ep_info.pc == 0)
111 panic();
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +0200112}
113
114void bl31_platform_setup(void)
115{
116 /* Init arch timer */
117 generic_delay_timer_init();
118
119 /* Init GIC distributor and CPU interface */
Antonio Nino Diaz6766bb12018-10-26 11:12:31 +0100120 poplar_gic_driver_init();
121 poplar_gic_init();
Jiancheng Xueb88b08a2017-08-28 18:55:43 +0800122
123 /* Init security properties of IP blocks */
124 hisi_tzpc_sec_init();
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +0200125}
126
127void bl31_plat_runtime_setup(void)
128{
129 /* do nothing */
130}
131
132void bl31_plat_arch_setup(void)
133{
Victor Chong175dd8a2018-02-01 00:35:22 +0900134 plat_configure_mmu_el3(BL31_BASE,
135 (BL31_LIMIT - BL31_BASE),
Jorge Ramirez-Ortiza29d9a62017-06-28 10:11:31 +0200136 BL31_RO_BASE,
137 BL31_RO_LIMIT,
138 BL31_COHERENT_RAM_BASE,
139 BL31_COHERENT_RAM_LIMIT);
140
141 INFO("Boot BL33 from 0x%lx for %lu Bytes\n",
142 bl33_image_ep_info.pc, bl33_image_ep_info.args.arg2);
143}