blob: 0ebd0885a5c62666129720772d30a723f2107be7 [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -07002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Michal Simek7dd8d722023-02-20 13:01:27 +01003 * Copyright (c) 2023, Advanced Micro Devices Inc. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08006 */
7
8#include <assert.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -08009#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <bl31/bl31.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070014#include <drivers/arm/dcc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/console.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000016#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <plat/common/platform.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070018#include <lib/mmio.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019
Amit Nagal71e1ffc2023-02-23 21:37:23 +053020#include <custom_svc.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070021#include <plat_startup.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000022#include <plat_private.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070023#include <zynqmp_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000024
Michal Simek53865b02021-05-27 09:42:37 +020025#include <common/fdt_fixup.h>
26#include <common/fdt_wrappers.h>
27#include <libfdt.h>
28
Soren Brinkmann76fcae32016-03-06 20:16:27 -080029static entry_point_info_t bl32_image_ep_info;
30static entry_point_info_t bl33_image_ep_info;
31
32/*
33 * Return a pointer to the 'entry_point_info' structure of the next image for
34 * the security state specified. BL33 corresponds to the non-secure image type
35 * while BL32 corresponds to the secure image type. A NULL pointer is returned
36 * if the image does not exist.
37 */
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053038struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080039{
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053040 entry_point_info_t *next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080041
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053042 assert(sec_state_is_valid(type));
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070043 if (type == NON_SECURE) {
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053044 next_image_info = &bl33_image_ep_info;
45 } else {
46 next_image_info = &bl32_image_ep_info;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070047 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080048
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053049 return next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080050}
51
52/*
Alistair Francisb8d474f2017-11-30 16:21:21 -080053 * Set the build time defaults. We want to do this when doing a JTAG boot
54 * or if we can't find any other config data.
55 */
56static inline void bl31_set_default_config(void)
57{
58 bl32_image_ep_info.pc = BL32_BASE;
59 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
60 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
61 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
62 DISABLE_ALL_EXCEPTIONS);
63}
64
65/*
Soren Brinkmann76fcae32016-03-06 20:16:27 -080066 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisd653d332018-09-14 10:34:57 +010067 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmann76fcae32016-03-06 20:16:27 -080068 * are lost (potentially). This needs to be done before the MMU is initialized
69 * so that the memory layout can be used while creating page tables.
70 */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010071void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
72 u_register_t arg2, u_register_t arg3)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080073{
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070074 uint64_t atf_handoff_addr;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080075
Venkatesh Yadav Abbarapu0bd80de2021-12-19 21:32:00 -070076 if (ZYNQMP_CONSOLE_IS(cadence) || (ZYNQMP_CONSOLE_IS(cadence1))) {
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070077 /* Register the console to provide early debug support */
78 static console_t bl31_boot_console;
79 (void)console_cdns_register(ZYNQMP_UART_BASE,
80 zynqmp_get_uart_clk(),
81 ZYNQMP_UART_BAUDRATE,
82 &bl31_boot_console);
83 console_set_scope(&bl31_boot_console,
84 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_BOOT);
85 } else if (ZYNQMP_CONSOLE_IS(dcc)) {
86 /* Initialize the dcc console for debug */
Venkatesh Yadav Abbarapue7c45382022-05-19 14:49:49 +053087 int32_t rc = console_dcc_register();
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070088 if (rc == 0) {
89 panic();
90 }
Venkatesh Yadav Abbarapuccf6da72022-05-04 14:23:32 +053091 } else {
92 ERROR("BL31: No console device found.\n");
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070093 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080094 /* Initialize the platform config for future decision making */
95 zynqmp_config_setup();
96
97 /* There are no parameters from BL2 if BL31 is a reset vector */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010098 assert(arg0 == 0U);
99 assert(arg1 == 0U);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800100
101 /*
102 * Do initial security configuration to allow DRAM/device access. On
103 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
104 * other platforms might have more programmable security devices
105 * present.
106 */
107
Michal Simekef8f5592015-06-15 14:22:50 +0200108 /* Populate common information for BL32 and BL33 */
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800109 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
110 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800111 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800112 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
113
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700114 atf_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);
115
Michal Simekef8f5592015-06-15 14:22:50 +0200116 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francisb8d474f2017-11-30 16:21:21 -0800117 bl31_set_default_config();
Michal Simekef8f5592015-06-15 14:22:50 +0200118 } else {
119 /* use parameters from FSBL */
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +0530120 enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700121 &bl33_image_ep_info,
122 atf_handoff_addr);
Michal Simek7dd8d722023-02-20 13:01:27 +0100123 if (ret != FSBL_HANDOFF_SUCCESS) {
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +0530124 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700125 }
Michal Simekef8f5592015-06-15 14:22:50 +0200126 }
Venkatesh Yadav Abbarapu3a33f932022-05-04 14:27:56 +0530127 if (bl32_image_ep_info.pc != 0) {
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700128 VERBOSE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
129 }
Venkatesh Yadav Abbarapu3a33f932022-05-04 14:27:56 +0530130 if (bl33_image_ep_info.pc != 0) {
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700131 VERBOSE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
132 }
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530133
134 custom_early_setup();
135
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800136}
137
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530138#if ZYNQMP_WDT_RESTART
139static interrupt_type_handler_t type_el3_interrupt_table[MAX_INTR_EL3];
140
141int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
142{
143 /* Validate 'handler' and 'id' parameters */
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700144 if (!handler || id >= MAX_INTR_EL3) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530145 return -EINVAL;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700146 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530147
148 /* Check if a handler has already been registered */
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700149 if (type_el3_interrupt_table[id]) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530150 return -EALREADY;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700151 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530152
153 type_el3_interrupt_table[id] = handler;
154
155 return 0;
156}
157
158static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
159 void *handle, void *cookie)
160{
161 uint32_t intr_id;
162 interrupt_type_handler_t handler;
163
164 intr_id = plat_ic_get_pending_interrupt_id();
165 handler = type_el3_interrupt_table[intr_id];
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700166 if (handler != NULL) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530167 handler(intr_id, flags, handle, cookie);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700168 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530169
170 return 0;
171}
172#endif
173
Akshay Belsareec0afc82023-02-27 12:04:26 +0530174#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek53865b02021-05-27 09:42:37 +0200175static void prepare_dtb(void)
176{
177 void *dtb = (void *)XILINX_OF_BOARD_DTB_ADDR;
178 int ret;
179
180 /* Return if no device tree is detected */
181 if (fdt_check_header(dtb) != 0) {
Michal Simeka76c5fd2022-09-14 09:29:50 +0200182 NOTICE("Can't read DT at %p\n", dtb);
Michal Simek53865b02021-05-27 09:42:37 +0200183 return;
184 }
185
186 ret = fdt_open_into(dtb, dtb, XILINX_OF_BOARD_DTB_MAX_SIZE);
187 if (ret < 0) {
188 ERROR("Invalid Device Tree at %p: error %d\n", dtb, ret);
189 return;
190 }
191
192 if (dt_add_psci_node(dtb)) {
193 ERROR("Failed to add PSCI Device Tree node\n");
194 return;
195 }
196
197 if (dt_add_psci_cpu_enable_methods(dtb)) {
198 ERROR("Failed to add PSCI cpu enable methods in Device Tree\n");
199 return;
200 }
201
202 /* Reserve memory used by Trusted Firmware. */
Michal Simek7c754892023-02-13 13:11:28 +0100203 if (fdt_add_reserved_memory(dtb, "tf-a", BL31_BASE,
204 BL31_LIMIT - BL31_BASE + 1)) {
205 WARN("Failed to add reserved memory nodes for BL31 to DT.\n");
Michal Simek53865b02021-05-27 09:42:37 +0200206 }
207
208 ret = fdt_pack(dtb);
209 if (ret < 0) {
210 ERROR("Failed to pack Device Tree at %p: error %d\n", dtb, ret);
211 }
212
213 clean_dcache_range((uintptr_t)dtb, fdt_blob_size(dtb));
214 INFO("Changed device tree to advertise PSCI and reserved memories.\n");
215}
216#endif
217
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800218void bl31_platform_setup(void)
219{
Akshay Belsareec0afc82023-02-27 12:04:26 +0530220#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simekeb2c0c02023-02-13 14:35:21 +0100221 prepare_dtb();
Michal Simek53865b02021-05-27 09:42:37 +0200222#endif
223
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800224 /* Initialize the gic cpu and distributor interfaces */
225 plat_arm_gic_driver_init();
226 plat_arm_gic_init();
227}
228
229void bl31_plat_runtime_setup(void)
230{
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530231#if ZYNQMP_WDT_RESTART
232 uint64_t flags = 0;
233 uint64_t rc;
234
235 set_interrupt_rm_flag(flags, NON_SECURE);
236 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
237 rdo_el3_interrupt_handler, flags);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700238 if (rc) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530239 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700240 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530241#endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800242}
243
244/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100245 * Perform the very early platform specific architectural setup here.
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800246 */
247void bl31_plat_arch_setup(void)
248{
249 plat_arm_interconnect_init();
250 plat_arm_interconnect_enter_coherency();
251
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100252 const mmap_region_t bl_regions[] = {
Akshay Belsareec0afc82023-02-27 12:04:26 +0530253#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek53865b02021-05-27 09:42:37 +0200254 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
255 MT_MEMORY | MT_RW | MT_NS),
256#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100257 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
258 MT_MEMORY | MT_RW | MT_SECURE),
259 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
260 MT_CODE | MT_SECURE),
261 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
262 MT_RO_DATA | MT_SECURE),
263 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
264 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
265 MT_DEVICE | MT_RW | MT_SECURE),
266 {0}
267 };
268
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530269 custom_mmap_add();
270
Roberto Vargas344ff022018-10-19 16:44:18 +0100271 setup_page_tables(bl_regions, plat_arm_get_mmap());
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100272 enable_mmu_el3(0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800273}