Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 1 | /* |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 2 | * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved. |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 7 | #include <assert.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 9 | #include <platform_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | |
| 11 | #include <arch_helpers.h> |
| 12 | #include <common/debug.h> |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 13 | #include <drivers/arm/css/css_scpi.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 14 | #include <drivers/arm/gicv2.h> |
| 15 | #include <drivers/delay_timer.h> |
| 16 | #include <lib/mmio.h> |
| 17 | #include <lib/psci/psci.h> |
| 18 | #include <plat/common/platform.h> |
| 19 | |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 20 | #include <sunxi_cpucfg.h> |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 21 | #include <sunxi_def.h> |
Andre Przywara | 456208a | 2018-10-14 12:02:02 +0100 | [diff] [blame] | 22 | #include <sunxi_mmap.h> |
| 23 | #include <sunxi_private.h> |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 24 | |
Clément Péron | 3071a1f | 2019-04-09 00:15:06 +0200 | [diff] [blame] | 25 | #define SUNXI_WDOG0_CTRL_REG (SUNXI_R_WDOG_BASE + 0x0010) |
| 26 | #define SUNXI_WDOG0_CFG_REG (SUNXI_R_WDOG_BASE + 0x0014) |
| 27 | #define SUNXI_WDOG0_MODE_REG (SUNXI_R_WDOG_BASE + 0x0018) |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 28 | |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 29 | #define CPU_PWR_LVL MPIDR_AFFLVL0 |
| 30 | #define CLUSTER_PWR_LVL MPIDR_AFFLVL1 |
| 31 | #define SYSTEM_PWR_LVL MPIDR_AFFLVL2 |
| 32 | |
| 33 | #define CPU_PWR_STATE(state) \ |
| 34 | ((state)->pwr_domain_state[CPU_PWR_LVL]) |
| 35 | #define CLUSTER_PWR_STATE(state) \ |
| 36 | ((state)->pwr_domain_state[CLUSTER_PWR_LVL]) |
| 37 | #define SYSTEM_PWR_STATE(state) \ |
| 38 | ((state)->pwr_domain_state[SYSTEM_PWR_LVL]) |
| 39 | |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 40 | /* |
| 41 | * The addresses for the SCP exception vectors are defined in the or1k |
| 42 | * architecture specification. |
| 43 | */ |
| 44 | #define OR1K_VEC_FIRST 0x01 |
| 45 | #define OR1K_VEC_LAST 0x0e |
| 46 | #define OR1K_VEC_ADDR(n) (0x100 * (n)) |
| 47 | |
| 48 | /* |
| 49 | * This magic value is the little-endian representation of the or1k |
| 50 | * instruction "l.mfspr r2, r0, 0x12", which is guaranteed to be the |
| 51 | * first instruction in the SCP firmware. |
| 52 | */ |
| 53 | #define SCP_FIRMWARE_MAGIC 0xb4400012 |
| 54 | |
| 55 | static bool scpi_available; |
| 56 | |
| 57 | static inline scpi_power_state_t scpi_map_state(plat_local_state_t psci_state) |
| 58 | { |
| 59 | if (is_local_state_run(psci_state)) |
| 60 | return scpi_power_on; |
| 61 | if (is_local_state_retn(psci_state)) |
| 62 | return scpi_power_retention; |
| 63 | return scpi_power_off; |
| 64 | } |
| 65 | |
| 66 | static void sunxi_cpu_standby(plat_local_state_t cpu_state) |
| 67 | { |
| 68 | u_register_t scr = read_scr_el3(); |
| 69 | |
| 70 | assert(is_local_state_retn(cpu_state)); |
| 71 | |
| 72 | write_scr_el3(scr | SCR_IRQ_BIT); |
| 73 | wfi(); |
| 74 | write_scr_el3(scr); |
| 75 | } |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 76 | |
| 77 | static int sunxi_pwr_domain_on(u_register_t mpidr) |
| 78 | { |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 79 | if (scpi_available) { |
| 80 | scpi_set_css_power_state(mpidr, |
| 81 | scpi_power_on, |
| 82 | scpi_power_on, |
| 83 | scpi_power_on); |
| 84 | } else { |
| 85 | sunxi_cpu_on(mpidr); |
| 86 | } |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 87 | |
| 88 | return PSCI_E_SUCCESS; |
| 89 | } |
| 90 | |
| 91 | static void sunxi_pwr_domain_off(const psci_power_state_t *target_state) |
| 92 | { |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 93 | plat_local_state_t cpu_pwr_state = CPU_PWR_STATE(target_state); |
| 94 | plat_local_state_t cluster_pwr_state = CLUSTER_PWR_STATE(target_state); |
| 95 | plat_local_state_t system_pwr_state = SYSTEM_PWR_STATE(target_state); |
| 96 | |
| 97 | if (is_local_state_off(cpu_pwr_state)) |
| 98 | gicv2_cpuif_disable(); |
| 99 | |
| 100 | if (scpi_available) { |
| 101 | scpi_set_css_power_state(read_mpidr(), |
| 102 | scpi_map_state(cpu_pwr_state), |
| 103 | scpi_map_state(cluster_pwr_state), |
| 104 | scpi_map_state(system_pwr_state)); |
| 105 | } |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 106 | } |
| 107 | |
Andre Przywara | 6d0b81b | 2018-09-28 00:43:32 +0100 | [diff] [blame] | 108 | static void __dead2 sunxi_pwr_down_wfi(const psci_power_state_t *target_state) |
| 109 | { |
Samuel Holland | c629daf | 2019-02-17 15:33:33 -0600 | [diff] [blame] | 110 | sunxi_cpu_off(read_mpidr()); |
Andre Przywara | 6d0b81b | 2018-09-28 00:43:32 +0100 | [diff] [blame] | 111 | |
| 112 | while (1) |
| 113 | wfi(); |
| 114 | } |
| 115 | |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 116 | static void sunxi_pwr_domain_on_finish(const psci_power_state_t *target_state) |
| 117 | { |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 118 | if (is_local_state_off(SYSTEM_PWR_STATE(target_state))) |
| 119 | gicv2_distif_init(); |
| 120 | if (is_local_state_off(CPU_PWR_STATE(target_state))) { |
| 121 | gicv2_pcpu_distif_init(); |
| 122 | gicv2_cpuif_enable(); |
| 123 | } |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 124 | } |
| 125 | |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 126 | static void __dead2 sunxi_system_off(void) |
| 127 | { |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 128 | gicv2_cpuif_disable(); |
| 129 | |
| 130 | if (scpi_available) { |
| 131 | /* Send the power down request to the SCP */ |
| 132 | uint32_t ret = scpi_sys_power_state(scpi_system_shutdown); |
| 133 | |
| 134 | if (ret != SCP_OK) |
| 135 | ERROR("PSCI: SCPI %s failed: %d\n", "shutdown", ret); |
| 136 | } |
| 137 | |
Samuel Holland | 321c0ab | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 138 | /* Turn off all secondary CPUs */ |
Samuel Holland | c629daf | 2019-02-17 15:33:33 -0600 | [diff] [blame] | 139 | sunxi_disable_secondary_cpus(read_mpidr()); |
Samuel Holland | 321c0ab | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 140 | |
Icenowy Zheng | bd57eb5 | 2018-07-22 21:52:50 +0800 | [diff] [blame] | 141 | sunxi_power_down(); |
Samuel Holland | fa4d935 | 2019-10-20 15:06:57 -0500 | [diff] [blame] | 142 | |
| 143 | udelay(1000); |
| 144 | ERROR("PSCI: Cannot turn off system, halting\n"); |
| 145 | wfi(); |
| 146 | panic(); |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 147 | } |
| 148 | |
| 149 | static void __dead2 sunxi_system_reset(void) |
| 150 | { |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 151 | gicv2_cpuif_disable(); |
| 152 | |
| 153 | if (scpi_available) { |
| 154 | /* Send the system reset request to the SCP */ |
| 155 | uint32_t ret = scpi_sys_power_state(scpi_system_reboot); |
| 156 | |
| 157 | if (ret != SCP_OK) |
| 158 | ERROR("PSCI: SCPI %s failed: %d\n", "reboot", ret); |
| 159 | } |
| 160 | |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 161 | /* Reset the whole system when the watchdog times out */ |
| 162 | mmio_write_32(SUNXI_WDOG0_CFG_REG, 1); |
| 163 | /* Enable the watchdog with the shortest timeout (0.5 seconds) */ |
| 164 | mmio_write_32(SUNXI_WDOG0_MODE_REG, (0 << 4) | 1); |
| 165 | /* Wait for twice the watchdog timeout before panicking */ |
| 166 | mdelay(1000); |
| 167 | |
| 168 | ERROR("PSCI: System reset failed\n"); |
| 169 | wfi(); |
| 170 | panic(); |
| 171 | } |
| 172 | |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 173 | static int sunxi_validate_power_state(unsigned int power_state, |
| 174 | psci_power_state_t *req_state) |
| 175 | { |
| 176 | unsigned int power_level = psci_get_pstate_pwrlvl(power_state); |
| 177 | unsigned int type = psci_get_pstate_type(power_state); |
| 178 | |
| 179 | assert(req_state != NULL); |
| 180 | |
| 181 | if (power_level > PLAT_MAX_PWR_LVL) |
| 182 | return PSCI_E_INVALID_PARAMS; |
| 183 | |
| 184 | if (type == PSTATE_TYPE_STANDBY) { |
| 185 | /* Only one retention power state is supported. */ |
| 186 | if (psci_get_pstate_id(power_state) > 0) |
| 187 | return PSCI_E_INVALID_PARAMS; |
| 188 | /* The SoC cannot be suspended without losing state */ |
| 189 | if (power_level == SYSTEM_PWR_LVL) |
| 190 | return PSCI_E_INVALID_PARAMS; |
| 191 | for (unsigned int i = 0; i <= power_level; ++i) |
| 192 | req_state->pwr_domain_state[i] = PLAT_MAX_RET_STATE; |
| 193 | } else { |
| 194 | /* Only one off power state is supported. */ |
| 195 | if (psci_get_pstate_id(power_state) > 0) |
| 196 | return PSCI_E_INVALID_PARAMS; |
| 197 | for (unsigned int i = 0; i <= power_level; ++i) |
| 198 | req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; |
| 199 | } |
| 200 | /* Higher power domain levels should all remain running */ |
| 201 | for (unsigned int i = power_level + 1; i <= PLAT_MAX_PWR_LVL; ++i) |
| 202 | req_state->pwr_domain_state[i] = PSCI_LOCAL_STATE_RUN; |
| 203 | |
| 204 | return PSCI_E_SUCCESS; |
| 205 | } |
| 206 | |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 207 | static int sunxi_validate_ns_entrypoint(uintptr_t ns_entrypoint) |
| 208 | { |
| 209 | /* The non-secure entry point must be in DRAM */ |
Andre Przywara | 9f3cb8c | 2018-06-22 00:48:15 +0100 | [diff] [blame] | 210 | if (ns_entrypoint >= SUNXI_DRAM_BASE) |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 211 | return PSCI_E_SUCCESS; |
| 212 | |
| 213 | return PSCI_E_INVALID_ADDRESS; |
| 214 | } |
| 215 | |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 216 | static void sunxi_get_sys_suspend_power_state(psci_power_state_t *req_state) |
| 217 | { |
| 218 | assert(req_state); |
| 219 | |
| 220 | for (unsigned int i = 0; i <= PLAT_MAX_PWR_LVL; ++i) |
| 221 | req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; |
| 222 | } |
| 223 | |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 224 | static plat_psci_ops_t sunxi_psci_ops = { |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 225 | .cpu_standby = sunxi_cpu_standby, |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 226 | .pwr_domain_on = sunxi_pwr_domain_on, |
| 227 | .pwr_domain_off = sunxi_pwr_domain_off, |
| 228 | .pwr_domain_on_finish = sunxi_pwr_domain_on_finish, |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 229 | .system_off = sunxi_system_off, |
| 230 | .system_reset = sunxi_system_reset, |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 231 | .validate_power_state = sunxi_validate_power_state, |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 232 | .validate_ns_entrypoint = sunxi_validate_ns_entrypoint, |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 233 | }; |
| 234 | |
| 235 | int plat_setup_psci_ops(uintptr_t sec_entrypoint, |
| 236 | const plat_psci_ops_t **psci_ops) |
| 237 | { |
| 238 | assert(psci_ops); |
| 239 | |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 240 | /* Program all CPU entry points. */ |
| 241 | for (unsigned int cpu = 0; cpu < PLATFORM_CORE_COUNT; ++cpu) { |
Samuel Holland | 0a9018c | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 242 | mmio_write_32(SUNXI_CPUCFG_RVBAR_LO_REG(cpu), |
| 243 | sec_entrypoint & 0xffffffff); |
| 244 | mmio_write_32(SUNXI_CPUCFG_RVBAR_HI_REG(cpu), |
| 245 | sec_entrypoint >> 32); |
| 246 | } |
| 247 | |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 248 | /* Check for a valid SCP firmware, and boot the SCP if found. */ |
| 249 | if (mmio_read_32(SUNXI_SCP_BASE) == SCP_FIRMWARE_MAGIC) { |
| 250 | /* Program SCP exception vectors to the firmware entrypoint. */ |
| 251 | for (unsigned int i = OR1K_VEC_FIRST; i <= OR1K_VEC_LAST; ++i) { |
| 252 | uint32_t vector = SUNXI_SRAM_A2_BASE + OR1K_VEC_ADDR(i); |
| 253 | uint32_t offset = SUNXI_SCP_BASE - vector; |
| 254 | |
| 255 | mmio_write_32(vector, offset >> 2); |
| 256 | clean_dcache_range(vector, sizeof(uint32_t)); |
| 257 | } |
| 258 | /* Take the SCP out of reset. */ |
| 259 | mmio_setbits_32(SUNXI_R_CPUCFG_BASE, BIT(0)); |
| 260 | /* Wait for the SCP firmware to boot. */ |
| 261 | if (scpi_wait_ready() == 0) |
| 262 | scpi_available = true; |
| 263 | } |
| 264 | |
| 265 | NOTICE("PSCI: System suspend is %s\n", |
| 266 | scpi_available ? "available via SCPI" : "unavailable"); |
| 267 | if (scpi_available) { |
| 268 | /* Suspend is only available via SCPI. */ |
| 269 | sunxi_psci_ops.pwr_domain_suspend = sunxi_pwr_domain_off; |
| 270 | sunxi_psci_ops.pwr_domain_suspend_finish = sunxi_pwr_domain_on_finish; |
| 271 | sunxi_psci_ops.get_sys_suspend_power_state = sunxi_get_sys_suspend_power_state; |
Samuel Holland | 103ee9b | 2018-10-21 12:41:03 -0500 | [diff] [blame] | 272 | } else { |
| 273 | /* This is only needed when SCPI is unavailable. */ |
| 274 | sunxi_psci_ops.pwr_domain_pwr_down_wfi = sunxi_pwr_down_wfi; |
| 275 | } |
| 276 | |
Samuel Holland | b856664 | 2017-08-12 04:07:39 -0500 | [diff] [blame] | 277 | *psci_ops = &sunxi_psci_ops; |
| 278 | |
| 279 | return 0; |
| 280 | } |