blob: c15532908af48a6a8b1baec9ea05541a8a47361d [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja4c3a4612025-01-29 15:01:10 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060031#include <lib/extensions/fpmr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000033#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050034#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000035#include <lib/extensions/spe.h>
36#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010037#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010038#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010039#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010040#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010041#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000042#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000043
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010044#if ENABLE_FEAT_TWED
45/* Make sure delay value fits within the range(0-15) */
46CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000048
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010049per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50static bool has_secure_perworld_init;
51
Boyan Karatotev36cebf92023-03-08 11:56:49 +000052static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010053static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010054static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050055
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010056#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050057static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58{
59 u_register_t sctlr_elx, actlr_elx;
60
61 /*
62 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63 * execution state setting all fields rather than relying on the hw.
64 * Some fields have architecturally UNKNOWN reset values and these are
65 * set to zero.
66 *
67 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68 *
69 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70 * required by PSCI specification)
71 */
72 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73 if (GET_RW(ep->spsr) == MODE_RW_64) {
74 sctlr_elx |= SCTLR_EL1_RES1;
75 } else {
76 /*
77 * If the target execution state is AArch32 then the following
78 * fields need to be set.
79 *
80 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81 * instructions are not trapped to EL1.
82 *
83 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84 * instructions are not trapped to EL1.
85 *
86 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87 * CP15DMB, CP15DSB, and CP15ISB instructions.
88 */
89 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91 }
92
Zelalem Aweke20126002022-04-08 16:48:05 -050093 /*
94 * If workaround of errata 764081 for Cortex-A75 is used then set
95 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050097 if (errata_a75_764081_applies()) {
98 sctlr_elx |= SCTLR_IESB_BIT;
99 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100100
Zelalem Aweke20126002022-04-08 16:48:05 -0500101 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100102 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500103
104 /*
105 * Base the context ACTLR_EL1 on the current value, as it is
106 * implementation defined. The context restore process will write
107 * the value from the context to the actual register and can cause
108 * problems for processor cores that don't expect certain bits to
109 * be zero.
110 */
111 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100112 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500113}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100114#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500115
Zelalem Aweke42401112022-01-05 17:12:24 -0600116/******************************************************************************
117 * This function performs initializations that are specific to SECURE state
118 * and updates the cpu context specified by 'ctx'.
119 *****************************************************************************/
120static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000121{
Zelalem Aweke42401112022-01-05 17:12:24 -0600122 u_register_t scr_el3;
123 el3_state_t *state;
124
125 state = get_el3state_ctx(ctx);
126 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
127
128#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000129 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600130 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
131 * indicated by the interrupt routing model for BL31.
132 */
133 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
134#endif
135
Govindraj Raja73e1d802024-02-28 14:37:09 -0600136 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600138 scr_el3 |= SCR_ATA_BIT;
139 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600140
Zelalem Aweke42401112022-01-05 17:12:24 -0600141 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
142
Zelalem Aweke20126002022-04-08 16:48:05 -0500143 /*
144 * Initialize EL1 context registers unless SPMC is running
145 * at S-EL2.
146 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100147#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 setup_el1_context(ctx, ep);
149#endif
150
Zelalem Aweke42401112022-01-05 17:12:24 -0600151 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100152
153 /**
154 * manage_extensions_secure_per_world api has to be executed once,
155 * as the registers getting initialised, maintain constant value across
156 * all the cpus for the secure world.
157 * Henceforth, this check ensures that the registers are initialised once
158 * and avoids re-initialization from multiple cores.
159 */
160 if (!has_secure_perworld_init) {
161 manage_extensions_secure_per_world();
162 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000163}
164
Zelalem Aweke42401112022-01-05 17:12:24 -0600165#if ENABLE_RME
166/******************************************************************************
167 * This function performs initializations that are specific to REALM state
168 * and updates the cpu context specified by 'ctx'.
169 *****************************************************************************/
170static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
171{
172 u_register_t scr_el3;
173 el3_state_t *state;
174
175 state = get_el3state_ctx(ctx);
176 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
177
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000178 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
179
Sona Mathew3b84c962023-10-25 16:48:19 -0500180 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000181 if (is_feat_csv2_2_supported()) {
182 /* Enable access to the SCXTNUM_ELx registers. */
183 scr_el3 |= SCR_EnSCXT_BIT;
184 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600185
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000186 if (is_feat_sctlr2_supported()) {
187 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
188 * SCTLR2_ELx registers.
189 */
190 scr_el3 |= SCR_SCTLR2En_BIT;
191 }
192
Zelalem Aweke42401112022-01-05 17:12:24 -0600193 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Sona Mathew2d6da252024-12-10 13:48:41 -0600194
195 if (is_feat_fgt2_supported()) {
196 fgt2_enable(ctx);
197 }
198
199 if (is_feat_debugv8p9_supported()) {
200 debugv8p9_extended_bp_wp_enable(ctx);
201 }
202
Sona Mathew29080bb2025-02-03 00:42:47 -0600203 if (is_feat_brbe_supported()) {
204 brbe_enable(ctx);
205 }
Sona Mathew2d6da252024-12-10 13:48:41 -0600206
Zelalem Aweke42401112022-01-05 17:12:24 -0600207}
208#endif /* ENABLE_RME */
209
210/******************************************************************************
211 * This function performs initializations that are specific to NON-SECURE state
212 * and updates the cpu context specified by 'ctx'.
213 *****************************************************************************/
214static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
215{
216 u_register_t scr_el3;
217 el3_state_t *state;
218
219 state = get_el3state_ctx(ctx);
220 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
221
222 /* SCR_NS: Set the NS bit */
223 scr_el3 |= SCR_NS_BIT;
224
Govindraj Raja73e1d802024-02-28 14:37:09 -0600225 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
226 if (is_feat_mte2_supported()) {
227 scr_el3 |= SCR_ATA_BIT;
228 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100229
Zelalem Aweke42401112022-01-05 17:12:24 -0600230 /*
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100231 * Pointer Authentication feature, if present, is always enabled by
232 * default for Non secure lower exception levels. We do not have an
233 * explicit flag to set it. To prevent the leakage between the worlds
234 * during world switch, we enable it only for the non-secure world.
235 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100236 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
237 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600238 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100239 * If the Secure/realm world wants to use pointer authentication,
240 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
241 * it will be enabled globally for all the contexts.
242 *
243 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
244 * other than EL3
245 *
246 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
247 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600248 */
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100249 if (!is_ctx_pauth_supported()) {
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000250 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
251 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600252
Manish Pandey0e3379d2022-10-10 11:43:08 +0100253#if HANDLE_EA_EL3_FIRST_NS
254 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
255 scr_el3 |= SCR_EA_BIT;
256#endif
257
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100258#if RAS_TRAP_NS_ERR_REC_ACCESS
259 /*
260 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
261 * and RAS ERX registers from EL1 and EL2(from any security state)
262 * are trapped to EL3.
263 * Set here to trap only for NS EL1/EL2
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100264 */
265 scr_el3 |= SCR_TERR_BIT;
266#endif
267
Sona Mathew3b84c962023-10-25 16:48:19 -0500268 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000269 if (is_feat_csv2_2_supported()) {
270 /* Enable access to the SCXTNUM_ELx registers. */
271 scr_el3 |= SCR_EnSCXT_BIT;
272 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000273
Zelalem Aweke42401112022-01-05 17:12:24 -0600274#ifdef IMAGE_BL31
275 /*
276 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
277 * indicated by the interrupt routing model for BL31.
278 */
279 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
280#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100281
282 if (is_feat_the_supported()) {
283 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
284 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
285 */
286 scr_el3 |= SCR_RCWMASKEn_BIT;
287 }
288
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100289 if (is_feat_sctlr2_supported()) {
290 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
291 * SCTLR2_ELx registers.
292 */
293 scr_el3 |= SCR_SCTLR2En_BIT;
294 }
295
Govindraj Rajae63794e2024-09-06 15:43:43 +0100296 if (is_feat_d128_supported()) {
297 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
298 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
299 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
300 */
301 scr_el3 |= SCR_D128En_BIT;
302 }
303
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600304 if (is_feat_fpmr_supported()) {
305 /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
306 * register.
307 */
308 scr_el3 |= SCR_EnFPM_BIT;
309 }
310
Zelalem Aweke42401112022-01-05 17:12:24 -0600311 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600312
313 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100314#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600315
316 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000317 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600318 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000319 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600320
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600321 if (is_feat_hcx_supported()) {
322 /*
323 * Initialize register HCRX_EL2 with its init value.
324 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
325 * chance that this can lead to unexpected behavior in lower
326 * ELs that have not been updated since the introduction of
327 * this feature if not properly initialized, especially when
328 * it comes to those bits that enable/disable traps.
329 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000330 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600331 HCRX_EL2_INIT_VAL);
332 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500333
334 if (is_feat_fgt_supported()) {
335 /*
336 * Initialize HFG*_EL2 registers with a default value so legacy
337 * systems unaware of FEAT_FGT do not get trapped due to their lack
338 * of initialization for this feature.
339 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000340 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500341 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000342 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500343 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000344 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500345 HFGWTR_EL2_INIT_VAL);
346 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100347#else
348 /* Initialize EL1 context registers */
349 setup_el1_context(ctx, ep);
350#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000351
352 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600353}
354
Achin Gupta7aea9082014-02-01 07:51:28 +0000355/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600356 * The following function performs initialization of the cpu_context 'ctx'
357 * for first use that is common to all security states, and sets the
358 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100359 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000360 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100361 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100362 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600363static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100364{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000365 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100366 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100367 el3_state_t *state;
368 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100369
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100370 state = get_el3state_ctx(ctx);
371
Andrew Thoelke4e126072014-06-04 21:10:52 +0100372 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000373 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100374
375 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100376 * The lower-EL context is zeroed so that no stale values leak to a world.
377 * It is assumed that an all-zero lower-EL context is good enough for it
378 * to boot correctly. However, there are very few registers where this
379 * is not true and some values need to be recreated.
380 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100381#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100382 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
383
384 /*
385 * These bits are set in the gicv3 driver. Losing them (especially the
386 * SRE bit) is problematic for all worlds. Henceforth recreate them.
387 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000388 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100389 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000390 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100391
392 /*
393 * The actlr_el2 register can be initialized in platform's reset handler
394 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
395 */
396 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100397#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100398
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100399 /* Start with a clean SCR_EL3 copy as all relevant values are set */
400 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500401
David Cunadofee86532017-04-13 22:38:29 +0100402 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100403 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
404 * EL2, EL1 and EL0 are not trapped to EL3.
405 *
406 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
407 * EL2, EL1 and EL0 are not trapped to EL3.
408 *
409 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
410 * both Security states and both Execution states.
411 *
412 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
413 * Non-secure memory.
414 */
415 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
416
417 scr_el3 |= SCR_SIF_BIT;
418
419 /*
David Cunadofee86532017-04-13 22:38:29 +0100420 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
421 * Exception level as specified by SPSR.
422 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500423 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100424 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500425 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600426
David Cunadofee86532017-04-13 22:38:29 +0100427 /*
428 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500429 * Secure timer registers to EL3, from AArch64 state only, if specified
430 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
431 * bit always behaves as 1 (i.e. secure physical timer register access
432 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100433 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500434 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100435 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500436 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100437
johpow01f91e59f2021-08-04 19:38:18 -0500438 /*
439 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
440 * SCR_EL3.HXEn.
441 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000442 if (is_feat_hcx_supported()) {
443 scr_el3 |= SCR_HXEn_BIT;
444 }
johpow01f91e59f2021-08-04 19:38:18 -0500445
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400446 /*
Andre Przywara8fc8e182024-08-09 17:04:22 +0100447 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
448 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
449 * SCR_EL3.EnAS0.
450 */
451 if (is_feat_ls64_accdata_supported()) {
452 scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
453 }
454
455 /*
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400456 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
457 * registers are trapped to EL3.
458 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000459 if (is_feat_rng_trap_supported()) {
460 scr_el3 |= SCR_TRNDR_BIT;
461 }
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400462
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000463#if FAULT_INJECTION_SUPPORT
464 /* Enable fault injection from lower ELs */
465 scr_el3 |= SCR_FIEN_BIT;
466#endif
467
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100468 /*
469 * Enable Pointer Authentication globally for all the worlds.
470 *
471 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
472 * other than EL3
473 *
474 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
475 * than EL3
476 */
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100477 if (is_ctx_pauth_supported()) {
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000478 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
479 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100480
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000481 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000482 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
483 */
484 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
485 scr_el3 |= SCR_TCR2EN_BIT;
486 }
487
488 /*
Mark Brown293a6612023-03-14 20:48:43 +0000489 * SCR_EL3.PIEN: Enable permission indirection and overlay
490 * registers for AArch64 if present.
491 */
492 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
493 scr_el3 |= SCR_PIEN_BIT;
494 }
495
496 /*
Mark Brown326f2952023-03-14 21:33:04 +0000497 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
498 */
499 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
500 scr_el3 |= SCR_GCSEn_BIT;
501 }
502
503 /*
David Cunadofee86532017-04-13 22:38:29 +0100504 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
505 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
506 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500507 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
508 * same conditions as HVC instructions and when the processor supports
509 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500510 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
511 * CNTPOFF_EL2 register under the same conditions as HVC instructions
512 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100513 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000514 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
515 || ((GET_RW(ep->spsr) != MODE_RW_64)
516 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100517 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500518
Andre Przywarae8920f62022-11-10 14:28:01 +0000519 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500520 scr_el3 |= SCR_FGTEN_BIT;
521 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500522
Andre Przywarac3464182022-11-17 17:30:43 +0000523 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500524 scr_el3 |= SCR_ECVEN_BIT;
525 }
David Cunadofee86532017-04-13 22:38:29 +0100526 }
527
johpow013e24c162020-04-22 14:05:13 -0500528 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000529 if (is_feat_twed_supported()) {
530 /* Set delay in SCR_EL3 */
531 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
532 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
533 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500534
Andre Przywara0cf77402023-01-27 12:25:49 +0000535 /* Enable WFE delay */
536 scr_el3 |= SCR_TWEDEn_BIT;
537 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100538
539#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
540 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
541 if (is_feat_sel2_supported()) {
542 scr_el3 |= SCR_EEL2_BIT;
543 }
544#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500545
Tushar Khandelwalb59ded32024-03-15 15:00:29 +0000546 if (is_feat_mec_supported()) {
547 scr_el3 |= SCR_MECEn_BIT;
548 }
549
David Cunadofee86532017-04-13 22:38:29 +0100550 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100551 * Populate EL3 state so that we've the right context
552 * before doing ERET
553 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100554 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
555 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
556 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
557
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100558 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
559 mdcr_el3 = MDCR_EL3_RESET_VAL;
560
561 /* ---------------------------------------------------------------------
562 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
563 * Some fields are architecturally UNKNOWN on reset.
564 *
565 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
566 * Debug exceptions, other than Breakpoint Instruction exceptions, are
567 * disabled from all ELs in Secure state.
568 *
569 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
570 * privileged debug from S-EL1.
571 *
572 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
573 * access to the powerdown debug registers do not trap to EL3.
574 *
575 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
576 * debug registers, other than those registers that are controlled by
577 * MDCR_EL3.TDOSA.
578 */
579 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
580 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
581 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
582
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000583#if IMAGE_BL31
584 /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
585 if (is_feat_trf_supported()) {
586 trf_enable(ctx);
587 }
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000588
589 pmuv3_enable(ctx);
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000590#endif /* IMAGE_BL31 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100591
Andrew Thoelke4e126072014-06-04 21:10:52 +0100592 /*
593 * Store the X0-X7 value from the entrypoint into the context
594 * Use memcpy as we are in control of the layout of the structures
595 */
596 gp_regs = get_gpregs_ctx(ctx);
597 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
598}
599
600/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600601 * Context management library initialization routine. This library is used by
602 * runtime services to share pointers to 'cpu_context' structures for secure
603 * non-secure and realm states. Management of the structures and their associated
604 * memory is not done by the context management library e.g. the PSCI service
605 * manages the cpu context used for entry from and exit to the non-secure state.
606 * The Secure payload dispatcher service manages the context(s) corresponding to
607 * the secure state. It also uses this library to get access to the non-secure
608 * state cpu context pointers.
609 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
610 * which will be used for programming an entry into a lower EL. The same context
611 * will be used to save state upon exception entry from that EL.
612 ******************************************************************************/
613void __init cm_init(void)
614{
615 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100616 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600617 * that will be done when the BSS is zeroed out.
618 */
619}
620
621/*******************************************************************************
622 * This is the high-level function used to initialize the cpu_context 'ctx' for
623 * first use. It performs initializations that are common to all security states
624 * and initializations specific to the security state specified in 'ep'
625 ******************************************************************************/
626void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
627{
628 unsigned int security_state;
629
630 assert(ctx != NULL);
631
632 /*
633 * Perform initializations that are common
634 * to all security states
635 */
636 setup_context_common(ctx, ep);
637
638 security_state = GET_SECURITY_STATE(ep->h.attr);
639
640 /* Perform security state specific initializations */
641 switch (security_state) {
642 case SECURE:
643 setup_secure_context(ctx, ep);
644 break;
645#if ENABLE_RME
646 case REALM:
647 setup_realm_context(ctx, ep);
648 break;
649#endif
650 case NON_SECURE:
651 setup_ns_context(ctx, ep);
652 break;
653 default:
654 ERROR("Invalid security state\n");
655 panic();
656 break;
657 }
658}
659
660/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000661 * Enable architecture extensions for EL3 execution. This function only updates
662 * registers in-place which are expected to either never change or be
Boyan Karatotevb2953472024-11-06 14:55:35 +0000663 * overwritten by el3_exit. Expects the core_pos of the current core as argument.
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000664 ******************************************************************************/
665#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000666void cm_manage_extensions_el3(unsigned int my_idx)
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000667{
Boyan Karatotev90b7b752024-11-15 15:03:02 +0000668 if (is_feat_sve_supported()) {
669 sve_init_el3();
670 }
671
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100672 if (is_feat_amu_supported()) {
Boyan Karatotevb2953472024-11-06 14:55:35 +0000673 amu_init_el3(my_idx);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100674 }
675
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000676 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000677 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000678 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100679
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000680 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000681}
682#endif /* IMAGE_BL31 */
683
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000684/******************************************************************************
685 * Function to initialise the registers with the RESET values in the context
686 * memory, which are maintained per world.
687 ******************************************************************************/
688#if IMAGE_BL31
689void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
690{
691 /*
692 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
693 *
694 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
695 * by Advanced SIMD, floating-point or SVE instructions (if
696 * implemented) do not trap to EL3.
697 *
698 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
699 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
700 */
701 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600702
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000703 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600704
705 /*
706 * Initialize MPAM3_EL3 to its default reset value
707 *
708 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
709 * all lower ELn MPAM3_EL3 register access to, trap to EL3
710 */
711
712 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000713}
714#endif /* IMAGE_BL31 */
715
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000716/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100717 * Initialise per_world_context for Non-Secure world.
718 * This function enables the architecture extensions, which have same value
719 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000720 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000721#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100722void manage_extensions_nonsecure_per_world(void)
723{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000724 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
725
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100726 if (is_feat_sme_supported()) {
727 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100728 }
729
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000730 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100731 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
732 }
733
734 if (is_feat_amu_supported()) {
735 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
736 }
737
738 if (is_feat_sys_reg_trace_supported()) {
739 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000740 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600741
742 if (is_feat_mpam_supported()) {
743 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
744 }
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600745
746 if (is_feat_fpmr_supported()) {
747 fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
748 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100749}
750#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000751
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100752/*******************************************************************************
753 * Initialise per_world_context for Secure world.
754 * This function enables the architecture extensions, which have same value
755 * across the cores for the secure world.
756 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100757static void manage_extensions_secure_per_world(void)
758{
759#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000760 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
761
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000762 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100763
764 if (ENABLE_SME_FOR_SWD) {
765 /*
766 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
767 * SME, SVE, and FPU/SIMD context properly managed.
768 */
769 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
770 } else {
771 /*
772 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
773 * world can safely use the associated registers.
774 */
775 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
776 }
777 }
778 if (is_feat_sve_supported()) {
779 if (ENABLE_SVE_FOR_SWD) {
780 /*
781 * Enable SVE and FPU in secure context, SPM must ensure
782 * that the SVE and FPU register contexts are properly managed.
783 */
784 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
785 } else {
786 /*
787 * Disable SVE and FPU in secure context so non-secure world
788 * can safely use them.
789 */
790 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
791 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000792 }
793
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100794 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000795 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100796 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000797 }
798
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100799 has_secure_perworld_init = true;
800#endif /* IMAGE_BL31 */
801}
802
803/*******************************************************************************
804 * Enable architecture extensions on first entry to Non-secure world.
805 ******************************************************************************/
806static void manage_extensions_nonsecure(cpu_context_t *ctx)
807{
808#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000809 /* NOTE: registers are not context switched */
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100810 if (is_feat_amu_supported()) {
811 amu_enable(ctx);
812 }
813
814 if (is_feat_sme_supported()) {
815 sme_enable(ctx);
816 }
817
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500818 if (is_feat_fgt2_supported()) {
819 fgt2_enable(ctx);
820 }
821
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500822 if (is_feat_debugv8p9_supported()) {
823 debugv8p9_extended_bp_wp_enable(ctx);
824 }
825
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000826 /*
827 * SPE, TRBE, and BRBE have multi-field enables that affect which world
828 * they apply to. Despite this, it is useful to ignore these for
829 * simplicity in determining the feature's per world enablement status.
830 * This is only possible when context is written per-world. Relied on
831 * by SMCCC_ARCH_FEATURE_AVAILABILITY
832 */
833 if (is_feat_spe_supported()) {
834 spe_enable(ctx);
835 }
836
837 if (is_feat_trbe_supported()) {
838 trbe_enable(ctx);
839 }
840
Boyan Karatotev066978e2024-10-18 11:02:54 +0100841 if (is_feat_brbe_supported()) {
842 brbe_enable(ctx);
843 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000844#endif /* IMAGE_BL31 */
845}
846
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000847/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
848static __unused void enable_pauth_el2(void)
849{
850 u_register_t hcr_el2 = read_hcr_el2();
851 /*
852 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
853 * accessing key registers or using pointer authentication instructions
854 * from lower ELs.
855 */
856 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
857
858 write_hcr_el2(hcr_el2);
859}
860
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500861#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000862/*******************************************************************************
863 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
864 * world when EL2 is empty and unused.
865 ******************************************************************************/
866static void manage_extensions_nonsecure_el2_unused(void)
867{
868#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000869 if (is_feat_spe_supported()) {
870 spe_init_el2_unused();
871 }
872
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100873 if (is_feat_amu_supported()) {
874 amu_init_el2_unused();
875 }
876
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000877 if (is_feat_mpam_supported()) {
878 mpam_init_el2_unused();
879 }
880
881 if (is_feat_trbe_supported()) {
882 trbe_init_el2_unused();
883 }
884
885 if (is_feat_sys_reg_trace_supported()) {
886 sys_reg_trace_init_el2_unused();
887 }
888
889 if (is_feat_trf_supported()) {
890 trf_init_el2_unused();
891 }
892
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000893 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000894
895 if (is_feat_sve_supported()) {
896 sve_init_el2_unused();
897 }
898
899 if (is_feat_sme_supported()) {
900 sme_init_el2_unused();
901 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000902
Arvind Ram Prakash9300b602025-03-12 16:45:05 -0500903 if (is_feat_mops_supported() && is_feat_hcx_supported()) {
Arvind Ram Prakashf915deb2025-01-09 17:18:30 -0600904 write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
905 }
906
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000907#if ENABLE_PAUTH
908 enable_pauth_el2();
909#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000910#endif /* IMAGE_BL31 */
911}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500912#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000913
914/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100915 * Enable architecture extensions on first entry to Secure world.
916 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500917static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100918{
919#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000920 if (is_feat_sme_supported()) {
921 if (ENABLE_SME_FOR_SWD) {
922 /*
923 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
924 * must ensure SME, SVE, and FPU/SIMD context properly managed.
925 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000926 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000927 sme_enable(ctx);
928 } else {
929 /*
930 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
931 * world can safely use the associated registers.
932 */
933 sme_disable(ctx);
934 }
935 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000936
937 /*
938 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
939 * sysreg access can. In case the EL1 controls leave them active on
940 * context switch, we want the owning security state to be NS so Secure
941 * can't be DOSed.
942 */
943 if (is_feat_spe_supported()) {
944 spe_disable(ctx);
945 }
946
947 if (is_feat_trbe_supported()) {
948 trbe_disable(ctx);
949 }
johpow019baade32021-07-08 14:14:00 -0500950#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100951}
952
Chris Kay564c2862024-02-06 15:43:40 +0000953#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100954/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100955 * The following function initializes the cpu_context for a CPU specified by
956 * its `cpu_idx` for first use, and sets the initial entrypoint state as
957 * specified by the entry_point_info structure.
958 ******************************************************************************/
959void cm_init_context_by_index(unsigned int cpu_idx,
960 const entry_point_info_t *ep)
961{
962 cpu_context_t *ctx;
963 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100964 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100965}
Chris Kay564c2862024-02-06 15:43:40 +0000966#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100967
968/*******************************************************************************
969 * The following function initializes the cpu_context for the current CPU
970 * for first use, and sets the initial entrypoint state as specified by the
971 * entry_point_info structure.
972 ******************************************************************************/
973void cm_init_my_context(const entry_point_info_t *ep)
974{
975 cpu_context_t *ctx;
976 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100977 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100978}
979
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000980/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500981static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000982{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500983#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000984 u_register_t hcr_el2 = HCR_RESET_VAL;
985 u_register_t mdcr_el2;
986 u_register_t scr_el3;
987
988 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
989
990 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
991 if ((scr_el3 & SCR_RW_BIT) != 0U) {
992 hcr_el2 |= HCR_RW_BIT;
993 }
994
995 write_hcr_el2(hcr_el2);
996
997 /*
998 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
999 * All fields have architecturally UNKNOWN reset values.
1000 */
1001 write_cptr_el2(CPTR_EL2_RESET_VAL);
1002
1003 /*
1004 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
1005 * reset and are set to zero except for field(s) listed below.
1006 *
1007 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1008 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1009 *
1010 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1011 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1012 */
1013 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1014
1015 /*
1016 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1017 * UNKNOWN value.
1018 */
1019 write_cntvoff_el2(0);
1020
1021 /*
1022 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1023 * respectively.
1024 */
1025 write_vpidr_el2(read_midr_el1());
1026 write_vmpidr_el2(read_mpidr_el1());
1027
1028 /*
1029 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1030 *
1031 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1032 * translation is disabled, cache maintenance operations depend on the
1033 * VMID.
1034 *
1035 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1036 * disabled.
1037 */
1038 write_vttbr_el2(VTTBR_RESET_VAL &
1039 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1040 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1041
1042 /*
1043 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1044 * Some fields are architecturally UNKNOWN on reset.
1045 *
1046 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1047 * register accesses to the Debug ROM registers are not trapped to EL2.
1048 *
1049 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1050 * accesses to the powerdown debug registers are not trapped to EL2.
1051 *
1052 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1053 * debug registers do not trap to EL2.
1054 *
1055 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1056 * EL2.
1057 */
1058 mdcr_el2 = MDCR_EL2_RESET_VAL &
1059 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1060 MDCR_EL2_TDE_BIT);
1061
1062 write_mdcr_el2(mdcr_el2);
1063
1064 /*
1065 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1066 *
1067 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1068 * EL1 accesses to System registers do not trap to EL2.
1069 */
1070 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1071
1072 /*
1073 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1074 * reset.
1075 *
1076 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1077 * and prevent timer interrupts.
1078 */
1079 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1080
1081 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001082#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001083}
1084
Soby Mathewb0082d22015-04-09 13:40:55 +01001085/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001086 * Prepare the CPU system registers for first entry into realm, secure, or
1087 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001088 *
1089 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1090 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1091 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1092 * For all entries, the EL1 registers are initialized from the cpu_context
1093 ******************************************************************************/
1094void cm_prepare_el3_exit(uint32_t security_state)
1095{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001096 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001097 cpu_context_t *ctx = cm_get_context(security_state);
1098
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001099 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001100
1101 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001102 uint64_t el2_implemented = el_implemented(2);
1103
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001104 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001105 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001106
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001107 if (el2_implemented != EL_IMPL_NONE) {
1108
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001109 /*
1110 * If context is not being used for EL2, initialize
1111 * HCRX_EL2 with its init value here.
1112 */
1113 if (is_feat_hcx_supported()) {
1114 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1115 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001116
1117 /*
1118 * Initialize Fine-grained trap registers introduced
1119 * by FEAT_FGT so all traps are initially disabled when
1120 * switching to EL2 or a lower EL, preventing undesired
1121 * behavior.
1122 */
1123 if (is_feat_fgt_supported()) {
1124 /*
1125 * Initialize HFG*_EL2 registers with a default
1126 * value so legacy systems unaware of FEAT_FGT
1127 * do not get trapped due to their lack of
1128 * initialization for this feature.
1129 */
1130 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1131 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1132 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1133 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001134
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001135 /* Condition to ensure EL2 is being used. */
1136 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001137 /* Initialize SCTLR_EL2 register with reset value. */
1138 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001139
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001140 /*
1141 * If workaround of errata 764081 for Cortex-A75
1142 * is used then set SCTLR_EL2.IESB to enable
1143 * Implicit Error Synchronization Barrier.
1144 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001145 if (errata_a75_764081_applies()) {
1146 sctlr_el2 |= SCTLR_IESB_BIT;
1147 }
1148
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001149 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001150 } else {
1151 /*
1152 * (scr_el3 & SCR_HCE_BIT==0)
1153 * EL2 implemented but unused.
1154 */
1155 init_nonsecure_el2_unused(ctx);
1156 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001157 }
1158 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001159#if (!CTX_INCLUDE_EL2_REGS)
1160 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001161 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001162#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001163 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001164}
1165
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001166#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001167
1168static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1169{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001170 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001171 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001172 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001173 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001174 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1175 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1176 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1177 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001178}
1179
1180static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1181{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001182 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001183 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001184 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001185 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001186 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1187 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1188 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1189 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001190}
1191
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001192static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1193{
1194 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1195 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1196 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1197 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1198 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1199}
1200
1201static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1202{
1203 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1204 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1205 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1206 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1207 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1208}
1209
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001210static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001211{
1212 u_register_t mpam_idr = read_mpamidr_el1();
1213
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001214 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001215
1216 /*
1217 * The context registers that we intend to save would be part of the
1218 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1219 */
1220 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1221 return;
1222 }
1223
1224 /*
1225 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1226 * MPAMIDR_HAS_HCR_BIT == 1.
1227 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001228 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1229 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1230 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001231
1232 /*
1233 * The number of MPAMVPM registers is implementation defined, their
1234 * number is stored in the MPAMIDR_EL1 register.
1235 */
1236 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1237 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001238 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001239 __fallthrough;
1240 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001241 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001242 __fallthrough;
1243 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001244 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001245 __fallthrough;
1246 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001247 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001248 __fallthrough;
1249 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001250 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001251 __fallthrough;
1252 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001253 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001254 __fallthrough;
1255 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001256 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001257 break;
1258 }
1259}
1260
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001261static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001262{
1263 u_register_t mpam_idr = read_mpamidr_el1();
1264
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001265 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001266
1267 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1268 return;
1269 }
1270
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001271 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1272 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1273 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001274
1275 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1276 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001277 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001278 __fallthrough;
1279 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001280 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001281 __fallthrough;
1282 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001283 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001284 __fallthrough;
1285 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001286 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001287 __fallthrough;
1288 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001289 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001290 __fallthrough;
1291 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001292 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001293 __fallthrough;
1294 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001295 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001296 break;
1297 }
1298}
1299
Manish Pandey238262f2024-02-05 21:40:21 +00001300/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001301 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001302 * ICH_AP0R<n>_EL2
1303 * ICH_AP1R<n>_EL2
1304 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001305 *
1306 * NOTE: For a system with S-EL2 present but not enabled, accessing
1307 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1308 * SCR_EL3.NS = 1 before accessing this register.
1309 * ---------------------------------------------------------------------------
1310 */
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001311static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001312{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001313 u_register_t scr_el3 = read_scr_el3();
1314
Manish Pandey238262f2024-02-05 21:40:21 +00001315#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001316 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001317#else
Manish Pandey238262f2024-02-05 21:40:21 +00001318 write_scr_el3(scr_el3 | SCR_NS_BIT);
1319 isb();
1320
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001321 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001322
1323 write_scr_el3(scr_el3);
1324 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001325#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001326 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001327
1328 if (errata_ich_vmcr_el2_applies()) {
1329 if (security_state == SECURE) {
1330 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1331 } else {
1332 write_scr_el3(scr_el3 | SCR_NS_BIT);
1333 }
1334 isb();
1335 }
1336
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001337 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001338
1339 if (errata_ich_vmcr_el2_applies()) {
1340 write_scr_el3(scr_el3);
1341 isb();
1342 }
Manish Pandey238262f2024-02-05 21:40:21 +00001343}
1344
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001345static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001346{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001347 u_register_t scr_el3 = read_scr_el3();
1348
Manish Pandey238262f2024-02-05 21:40:21 +00001349#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001350 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001351#else
Manish Pandey238262f2024-02-05 21:40:21 +00001352 write_scr_el3(scr_el3 | SCR_NS_BIT);
1353 isb();
1354
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001355 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001356
1357 write_scr_el3(scr_el3);
1358 isb();
1359#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001360 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001361
1362 if (errata_ich_vmcr_el2_applies()) {
1363 if (security_state == SECURE) {
1364 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1365 } else {
1366 write_scr_el3(scr_el3 | SCR_NS_BIT);
1367 }
1368 isb();
1369 }
1370
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001371 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001372
1373 if (errata_ich_vmcr_el2_applies()) {
1374 write_scr_el3(scr_el3);
1375 isb();
1376 }
Manish Pandey238262f2024-02-05 21:40:21 +00001377}
1378
1379/* -----------------------------------------------------
1380 * The following registers are not added:
1381 * AMEVCNTVOFF0<n>_EL2
1382 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001383 * -----------------------------------------------------
1384 */
1385static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1386{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001387 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1388 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1389 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1390 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1391 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1392 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1393 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001394 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001395 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001396 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001397 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1398 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1399 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1400 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1401 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1402 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1403 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1404 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1405 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1406 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1407 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1408 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1409 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1410 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001411 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1412 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1413 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1414 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001415
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001416 write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1417 write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001418}
1419
1420static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1421{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001422 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1423 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1424 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1425 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1426 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1427 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1428 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001429 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001430 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001431 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001432 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1433 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1434 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1435 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1436 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1437 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1438 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1439 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1440 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1441 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1442 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1443 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1444 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1445 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1446 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1447 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1448 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1449 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1450 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1451 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001452}
1453
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001454/*******************************************************************************
1455 * Save EL2 sysreg context
1456 ******************************************************************************/
1457void cm_el2_sysregs_context_save(uint32_t security_state)
1458{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001459 cpu_context_t *ctx;
1460 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001461
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001462 ctx = cm_get_context(security_state);
1463 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001464
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001465 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001466
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001467 el2_sysregs_context_save_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001468 el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001469
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001470 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001471 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001472 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001473
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001474 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001475 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001476 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001477
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001478 if (is_feat_fgt_supported()) {
1479 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1480 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001481
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001482 if (is_feat_fgt2_supported()) {
1483 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1484 }
1485
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001486 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001487 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001488 }
Andre Przywarac3464182022-11-17 17:30:43 +00001489
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001490 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001491 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1492 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001493 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001494 }
Andre Przywara870627e2023-01-27 12:25:49 +00001495
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001496 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001497 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1498 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001499 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001500
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001501 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001502 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001503 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001504
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001506 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 }
Andre Przywara902c9022022-11-17 17:30:43 +00001508
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001510 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1511 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001512 }
Andre Przywara902c9022022-11-17 17:30:43 +00001513
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001514 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001515 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001516 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001517
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001518 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001519 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001520 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001521
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001522 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001523 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1524 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001525 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001526
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001527 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001528 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001529 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001530
Sona Mathew29080bb2025-02-03 00:42:47 -06001531 if (is_feat_brbe_supported()) {
1532 write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
1533 }
1534
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001535 if (is_feat_s2pie_supported()) {
1536 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1537 }
1538
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001539 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001540 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1541 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001542 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001543
1544 if (is_feat_sctlr2_supported()) {
1545 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1546 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001547}
1548
1549/*******************************************************************************
1550 * Restore EL2 sysreg context
1551 ******************************************************************************/
1552void cm_el2_sysregs_context_restore(uint32_t security_state)
1553{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001554 cpu_context_t *ctx;
1555 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001556
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001557 ctx = cm_get_context(security_state);
1558 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001559
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001560 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001561
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001562 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001563 el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001564
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001565 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001566 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001567 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001568
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001569 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001570 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001571 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001572
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001573 if (is_feat_fgt_supported()) {
1574 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1575 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001576
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001577 if (is_feat_fgt2_supported()) {
1578 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1579 }
1580
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001581 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001582 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001583 }
Andre Przywarac3464182022-11-17 17:30:43 +00001584
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001585 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001586 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1587 contextidr_el2));
1588 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001589 }
Andre Przywara870627e2023-01-27 12:25:49 +00001590
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001591 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001592 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1593 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001594 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001595
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001596 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001597 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001598 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001599
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001600 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001601 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001602 }
Andre Przywara902c9022022-11-17 17:30:43 +00001603
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001604 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001605 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1606 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001607 }
Andre Przywara902c9022022-11-17 17:30:43 +00001608
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001609 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001610 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001611 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001612
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001613 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001614 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001615 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001616
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001617 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001618 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1619 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001620 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001621
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001622 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001623 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001624 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001625
1626 if (is_feat_s2pie_supported()) {
1627 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1628 }
1629
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001630 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001631 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1632 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001633 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001634
1635 if (is_feat_sctlr2_supported()) {
1636 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1637 }
Sona Mathew29080bb2025-02-03 00:42:47 -06001638
1639 if (is_feat_brbe_supported()) {
1640 write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
1641 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001642}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001643#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001644
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001645#if IMAGE_BL31
1646/*********************************************************************************
1647* This function allows Architecture features asymmetry among cores.
1648* TF-A assumes that all the cores in the platform has architecture feature parity
1649* and hence the context is setup on different core (e.g. primary sets up the
1650* context for secondary cores).This assumption may not be true for systems where
1651* cores are not conforming to same Arch version or there is CPU Erratum which
1652* requires certain feature to be be disabled only on a given core.
1653*
1654* This function is called on secondary cores to override any disparity in context
1655* setup by primary, this would be called during warmboot path.
1656*********************************************************************************/
1657void cm_handle_asymmetric_features(void)
1658{
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001659 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
Manish Pandey929e6962024-07-18 16:27:13 +01001660
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001661 assert(ctx != NULL);
Manish Pandey929e6962024-07-18 16:27:13 +01001662
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001663#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey929e6962024-07-18 16:27:13 +01001664 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001665 spe_enable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001666 } else {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001667 spe_disable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001668 }
1669#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001670
John Powell4cccc772025-02-19 16:39:30 -06001671 if (check_if_trbe_disable_affected_core()) {
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001672 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001673 trbe_disable(ctx);
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001674 }
1675 }
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001676
1677#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1678 el3_state_t *el3_state = get_el3state_ctx(ctx);
1679 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1680
1681 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1682 tcr2_enable(ctx);
1683 } else {
1684 tcr2_disable(ctx);
1685 }
1686#endif
1687
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001688}
1689#endif
1690
Andrew Thoelke4e126072014-06-04 21:10:52 +01001691/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001692 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1693 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1694 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1695 * cm_prepare_el3_exit function.
1696 ******************************************************************************/
1697void cm_prepare_el3_exit_ns(void)
1698{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001699#if IMAGE_BL31
1700 /*
1701 * Check and handle Architecture feature asymmetry among cores.
1702 *
1703 * In warmboot path secondary cores context is initialized on core which
1704 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1705 * it in this function call.
1706 * For Symmetric cores this is an empty function.
1707 */
1708 cm_handle_asymmetric_features();
1709#endif
1710
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001711#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001712#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001713 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1714 assert(ctx != NULL);
1715
Zelalem Aweke20126002022-04-08 16:48:05 -05001716 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001717 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001718 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1719 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001720#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001721
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001722 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001723 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001724 cm_set_next_eret_context(NON_SECURE);
1725#else
1726 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001727#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001728}
1729
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001730#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1731/*******************************************************************************
1732 * The next set of six functions are used by runtime services to save and restore
1733 * EL1 context on the 'cpu_context' structure for the specified security state.
1734 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001735static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1736{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001737 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1738 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001739
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001740#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001741 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1742 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001743#endif /* (!ERRATA_SPECULATIVE_AT) */
1744
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001745 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1746 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1747 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1748 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001749 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1750 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1751 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1752 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1753 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1754 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001755 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1756 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1757 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1758 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1759 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1760 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1761 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001762
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001763 write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
1764 write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
1765 write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
1766
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001767 if (CTX_INCLUDE_AARCH32_REGS) {
1768 /* Save Aarch32 registers */
1769 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1770 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1771 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1772 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1773 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1774 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1775 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001776
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001777 if (NS_TIMER_SWITCH) {
1778 /* Save NS Timer registers */
1779 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1780 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1781 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1782 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1783 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1784 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001785
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001786 if (is_feat_mte2_supported()) {
1787 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1788 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1789 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1790 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1791 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001792
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001793 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001794 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001795 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001796
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001797 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001798 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1799 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001800 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001801
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001802 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001803 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001804 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001805
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001806 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001807 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001808 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001809
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001810 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001811 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001812 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001813
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001814 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001815 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001816 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001817
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001818 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001819 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1820 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001821 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001822
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001823 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001824 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1825 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1826 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1827 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001828 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001829
1830 if (is_feat_the_supported()) {
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001831 write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
1832 write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001833 }
1834
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001835 if (is_feat_sctlr2_supported()) {
1836 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1837 }
1838
Andre Przywara8fc8e182024-08-09 17:04:22 +01001839 if (is_feat_ls64_accdata_supported()) {
1840 write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1841 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001842}
1843
1844static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1845{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001846 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1847 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001848
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001849#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001850 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1851 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001852#endif /* (!ERRATA_SPECULATIVE_AT) */
1853
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001854 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1855 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1856 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1857 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1858 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1859 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1860 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1861 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1862 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1863 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1864 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1865 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1866 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1867 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1868 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1869 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1870 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1871 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1872 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1873 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001874
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001875 if (CTX_INCLUDE_AARCH32_REGS) {
1876 /* Restore Aarch32 registers */
1877 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1878 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1879 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1880 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1881 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1882 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1883 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001884
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001885 if (NS_TIMER_SWITCH) {
1886 /* Restore NS Timer registers */
1887 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1888 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1889 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1890 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1891 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1892 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001893
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001894 if (is_feat_mte2_supported()) {
1895 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1896 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1897 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1898 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1899 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001900
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001901 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001902 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001903 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001904
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001905 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001906 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1907 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001908 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001909
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001910 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001911 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001912 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001913
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001914 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001915 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001916 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001917
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001918 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001919 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001920 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001921
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001922 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001923 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001924 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001925
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001926 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001927 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1928 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001929 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001930
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001931 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001932 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1933 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1934 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1935 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001936 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001937
1938 if (is_feat_the_supported()) {
1939 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1940 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1941 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001942
1943 if (is_feat_sctlr2_supported()) {
1944 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1945 }
1946
Andre Przywara8fc8e182024-08-09 17:04:22 +01001947 if (is_feat_ls64_accdata_supported()) {
1948 write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1949 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001950}
1951
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001952/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001953 * The next couple of functions are used by runtime services to save and restore
1954 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001955 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001956void cm_el1_sysregs_context_save(uint32_t security_state)
1957{
Dan Handleye2712bc2014-04-10 15:37:22 +01001958 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001959
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001960 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001961 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001962
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001963 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001964
1965#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301966 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001967 PUBLISH_EVENT(cm_exited_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301968 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001969 PUBLISH_EVENT(cm_exited_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301970 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001971#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001972}
1973
1974void cm_el1_sysregs_context_restore(uint32_t security_state)
1975{
Dan Handleye2712bc2014-04-10 15:37:22 +01001976 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001977
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001978 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001979 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001980
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001981 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001982
1983#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301984 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001985 PUBLISH_EVENT(cm_entering_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301986 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001987 PUBLISH_EVENT(cm_entering_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301988 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001989#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001990}
1991
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001992#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1993
Achin Gupta7aea9082014-02-01 07:51:28 +00001994/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001995 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1996 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001997 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001998void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001999{
Dan Handleye2712bc2014-04-10 15:37:22 +01002000 cpu_context_t *ctx;
2001 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002002
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002003 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002004 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002005
Andrew Thoelke4e126072014-06-04 21:10:52 +01002006 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002007 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002008 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002009}
2010
2011/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01002012 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
2013 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00002014 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01002015void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01002016 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00002017{
Dan Handleye2712bc2014-04-10 15:37:22 +01002018 cpu_context_t *ctx;
2019 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00002020
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002021 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002022 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00002023
2024 /* Populate EL3 state so that ERET jumps to the correct entry */
2025 state = get_el3state_ctx(ctx);
2026 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01002027 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00002028}
2029
2030/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01002031 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
2032 * pertaining to the given security state using the value and bit position
2033 * specified in the parameters. It preserves all other bits.
2034 ******************************************************************************/
2035void cm_write_scr_el3_bit(uint32_t security_state,
2036 uint32_t bit_pos,
2037 uint32_t value)
2038{
2039 cpu_context_t *ctx;
2040 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002041 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01002042
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002043 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002044 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002045
2046 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05002047 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01002048
2049 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002050 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01002051
2052 /*
2053 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2054 * and set it to its new value.
2055 */
2056 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002057 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05002058 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002059 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01002060 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2061}
2062
2063/*******************************************************************************
2064 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2065 * given security state.
2066 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002067u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01002068{
Nithin Ge4a1c592024-04-19 18:02:02 +05302069 const cpu_context_t *ctx;
2070 const el3_state_t *state;
Achin Gupta27b895e2014-05-04 18:38:28 +01002071
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002072 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002073 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002074
2075 /* Populate EL3 state so that ERET jumps to the correct entry */
2076 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002077 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01002078}
2079
2080/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002081 * This function is used to program the context that's used for exception
2082 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2083 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00002084 ******************************************************************************/
2085void cm_set_next_eret_context(uint32_t security_state)
2086{
Dan Handleye2712bc2014-04-10 15:37:22 +01002087 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002088
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002089 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002090 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002091
Andrew Thoelke4e126072014-06-04 21:10:52 +01002092 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002093}