blob: f41c172a995910aa943b9ef497924b27252a0931 [file] [log] [blame]
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001/*
2 * Copyright (c) 2015-2017, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02007#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <drivers/arm/cci.h>
15#include <drivers/arm/gicv2.h>
16#include <lib/bakery_lock.h>
17#include <lib/mmio.h>
18#include <lib/psci/psci.h>
19#include <plat/common/platform.h>
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020020
21#include "iic_dvfs.h"
22#include "pwrc.h"
23#include "rcar_def.h"
24#include "rcar_private.h"
Marek Vasut38ec9e52018-12-28 11:26:03 +010025#include "ulcb_cpld.h"
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020026
27#define DVFS_SET_VID_0V (0x00)
28#define P_ALL_OFF (0x80)
29#define KEEPON_DDR1C (0x08)
30#define KEEPON_DDR0C (0x04)
31#define KEEPON_DDR1 (0x02)
32#define KEEPON_DDR0 (0x01)
33
34#define SYSTEM_PWR_STATE(s) ((s)->pwr_domain_state[PLAT_MAX_PWR_LVL])
35#define CLUSTER_PWR_STATE(s) ((s)->pwr_domain_state[MPIDR_AFFLVL1])
36#define CORE_PWR_STATE(s) ((s)->pwr_domain_state[MPIDR_AFFLVL0])
37
38uint64_t rcar_stack_generic_timer[5] __attribute__ ((section("data")));
39
40extern void rcar_pwrc_restore_generic_timer(uint64_t *stack);
41extern void plat_rcar_gic_driver_init(void);
42extern void plat_rcar_gic_init(void);
43extern u_register_t rcar_boot_mpidr;
44
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020045static uintptr_t rcar_sec_entrypoint;
46
47static void rcar_program_mailbox(uint64_t mpidr, uint64_t address)
48{
49 mailbox_t *rcar_mboxes = (mailbox_t *) MBOX_BASE;
50 uint64_t linear_id = plat_core_pos_by_mpidr(mpidr);
51 unsigned long range;
52
53 rcar_mboxes[linear_id].value = address;
54 range = (unsigned long)&rcar_mboxes[linear_id];
55
56 flush_dcache_range(range, sizeof(range));
57}
58
59static void rcar_cpu_standby(plat_local_state_t cpu_state)
60{
61 uint32_t scr_el3 = read_scr_el3();
62
63 write_scr_el3(scr_el3 | SCR_IRQ_BIT);
64 dsb();
65 wfi();
66 write_scr_el3(scr_el3);
67}
68
69static int rcar_pwr_domain_on(u_register_t mpidr)
70{
71 rcar_program_mailbox(mpidr, rcar_sec_entrypoint);
72 rcar_pwrc_cpuon(mpidr);
73
74 return PSCI_E_SUCCESS;
75}
76
77static void rcar_pwr_domain_on_finish(const psci_power_state_t *target_state)
78{
79 uint32_t cluster_type = rcar_pwrc_get_cluster();
80 unsigned long mpidr = read_mpidr_el1();
81
82 if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
83 if (cluster_type == RCAR_CLUSTER_A53A57)
84 plat_cci_enable();
85
86 rcar_pwrc_disable_interrupt_wakeup(mpidr);
87 rcar_program_mailbox(mpidr, 0);
88
89 gicv2_cpuif_enable();
90 gicv2_pcpu_distif_init();
91}
92
93static void rcar_pwr_domain_off(const psci_power_state_t *target_state)
94{
Marek Vasut4ae342c2019-01-05 13:56:03 +010095#if RCAR_LSI != RCAR_D3
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020096 uint32_t cluster_type = rcar_pwrc_get_cluster();
Marek Vasut4ae342c2019-01-05 13:56:03 +010097#endif
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020098 unsigned long mpidr = read_mpidr_el1();
99
100 gicv2_cpuif_disable();
101 rcar_pwrc_cpuoff(mpidr);
102
Marek Vasut4ae342c2019-01-05 13:56:03 +0100103#if RCAR_LSI != RCAR_D3
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200104 if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
105 if (cluster_type == RCAR_CLUSTER_A53A57)
106 plat_cci_disable();
107
108 rcar_pwrc_clusteroff(mpidr);
109 }
Marek Vasut4ae342c2019-01-05 13:56:03 +0100110#endif
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200111}
112
113static void rcar_pwr_domain_suspend(const psci_power_state_t *target_state)
114{
115 uint32_t cluster_type = rcar_pwrc_get_cluster();
116 unsigned long mpidr = read_mpidr_el1();
117
118 if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
119 return;
120
121 rcar_program_mailbox(mpidr, rcar_sec_entrypoint);
122 rcar_pwrc_enable_interrupt_wakeup(mpidr);
123 gicv2_cpuif_disable();
124 rcar_pwrc_cpuoff(mpidr);
125
126 if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
127 if (cluster_type == RCAR_CLUSTER_A53A57)
128 plat_cci_disable();
129
130 rcar_pwrc_clusteroff(mpidr);
131 }
132
133#if RCAR_SYSTEM_SUSPEND
134 if (SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
135 rcar_pwrc_suspend_to_ram();
136#endif
137}
138
139static void rcar_pwr_domain_suspend_finish(const psci_power_state_t
140 *target_state)
141{
142 uint32_t cluster_type = rcar_pwrc_get_cluster();
143
144 if (SYSTEM_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
145 goto finish;
146
147 plat_rcar_gic_driver_init();
148 plat_rcar_gic_init();
149
150 if (cluster_type == RCAR_CLUSTER_A53A57)
151 plat_cci_init();
152
153 rcar_pwrc_restore_generic_timer(rcar_stack_generic_timer);
154
155 /* start generic timer */
156 write_cntfrq_el0(plat_get_syscnt_freq2());
157 mmio_write_32(RCAR_CNTC_BASE + CNTCR_OFF, CNTCR_FCREQ(U(0)) | CNTCR_EN);
158 rcar_pwrc_setup();
Marek Vasute7246492018-12-31 17:12:45 +0100159 rcar_pwrc_code_copy_to_system_ram();
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200160
161#if RCAR_SYSTEM_SUSPEND
162 rcar_pwrc_init_suspend_to_ram();
163#endif
164finish:
165 rcar_pwr_domain_on_finish(target_state);
166}
167
168static void __dead2 rcar_system_off(void)
169{
170#if PMIC_ROHM_BD9571
171#if PMIC_LEVEL_MODE
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200172 if (rcar_iic_dvfs_send(PMIC, DVFS_SET_VID, DVFS_SET_VID_0V))
173 ERROR("BL3-1:Failed the SYSTEM-OFF.\n");
174#else
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200175 if (rcar_iic_dvfs_send(PMIC, BKUP_MODE_CNT, P_ALL_OFF))
176 ERROR("BL3-1:Failed the SYSTEM-RESET.\n");
177#endif
178#else
179 uint64_t cpu = read_mpidr_el1() & 0x0000ffff;
180 int32_t rtn_on;
181
Marek Vasut122555f2019-01-05 16:21:14 +0100182 rtn_on = rcar_pwrc_cpu_on_check(cpu);
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200183
184 if (cpu == rcar_boot_mpidr)
185 panic();
186
187 if (rtn_on)
188 panic();
189
190 rcar_pwrc_cpuoff(cpu);
191 rcar_pwrc_clusteroff(cpu);
192
193#endif /* PMIC_ROHM_BD9571 */
194 wfi();
195 ERROR("RCAR System Off: operation not handled.\n");
196 panic();
197}
198
199static void __dead2 rcar_system_reset(void)
200{
201#if PMIC_ROHM_BD9571
202#if PMIC_LEVEL_MODE
203#if RCAR_SYSTEM_RESET_KEEPON_DDR
204 uint8_t mode;
205 int32_t error;
206
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200207 error = rcar_iic_dvfs_send(PMIC, REG_KEEP10, KEEP10_MAGIC);
208 if (error) {
209 ERROR("Failed send KEEP10 magic ret=%d \n", error);
210 goto done;
211 }
212
213 error = rcar_iic_dvfs_receive(PMIC, BKUP_MODE_CNT, &mode);
214 if (error) {
215 ERROR("Failed recieve BKUP_Mode_Cnt ret=%d \n", error);
216 goto done;
217 }
218
219 mode |= KEEPON_DDR1C | KEEPON_DDR0C | KEEPON_DDR1 | KEEPON_DDR0;
220 error = rcar_iic_dvfs_send(PMIC, BKUP_MODE_CNT, mode);
221 if (error) {
222 ERROR("Failed send KEEPON_DDRx ret=%d \n", error);
223 goto done;
224 }
225
226 rcar_pwrc_set_suspend_to_ram();
227done:
228#else
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200229 if (rcar_iic_dvfs_send(PMIC, BKUP_MODE_CNT, P_ALL_OFF))
230 ERROR("BL3-1:Failed the SYSTEM-RESET.\n");
231#endif
232#else
233#if (RCAR_GEN3_ULCB == 1)
234 rcar_cpld_reset_cpu();
235#endif
236#endif
237#else
238 rcar_pwrc_system_reset();
239#endif
240 wfi();
241
242 ERROR("RCAR System Reset: operation not handled.\n");
243 panic();
244}
245
246static int rcar_validate_power_state(unsigned int power_state,
247 psci_power_state_t *req_state)
248{
249 unsigned int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
250 unsigned int pstate = psci_get_pstate_type(power_state);
251 uint32_t i;
252
253 if (pstate == PSTATE_TYPE_STANDBY) {
254 if (pwr_lvl != MPIDR_AFFLVL0)
255 return PSCI_E_INVALID_PARAMS;
256
257 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
258 } else {
259 for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
260 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
261 }
262
263 if (psci_get_pstate_id(power_state))
264 return PSCI_E_INVALID_PARAMS;
265
266 return PSCI_E_SUCCESS;
267}
268
269#if RCAR_SYSTEM_SUSPEND
270static void rcar_get_sys_suspend_power_state(psci_power_state_t *req_state)
271{
272 unsigned long mpidr = read_mpidr_el1() & 0x0000ffffU;
273 int i;
274
275 if (mpidr != rcar_boot_mpidr)
276 goto deny;
277
278 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
279 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
280
281 return;
282deny:
283 /* deny system suspend entry */
284 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PSCI_LOCAL_STATE_RUN;
285 for (i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
286 req_state->pwr_domain_state[i] = PLAT_MAX_RET_STATE;
287}
288#endif
289
290static const plat_psci_ops_t rcar_plat_psci_ops = {
291 .cpu_standby = rcar_cpu_standby,
292 .pwr_domain_on = rcar_pwr_domain_on,
293 .pwr_domain_off = rcar_pwr_domain_off,
294 .pwr_domain_suspend = rcar_pwr_domain_suspend,
295 .pwr_domain_on_finish = rcar_pwr_domain_on_finish,
296 .pwr_domain_suspend_finish = rcar_pwr_domain_suspend_finish,
297 .system_off = rcar_system_off,
298 .system_reset = rcar_system_reset,
299 .validate_power_state = rcar_validate_power_state,
300#if RCAR_SYSTEM_SUSPEND
301 .get_sys_suspend_power_state = rcar_get_sys_suspend_power_state,
302#endif
303};
304
305int plat_setup_psci_ops(uintptr_t sec_entrypoint, const plat_psci_ops_t **psci_ops)
306{
307 *psci_ops = &rcar_plat_psci_ops;
308 rcar_sec_entrypoint = sec_entrypoint;
309
310#if RCAR_SYSTEM_SUSPEND
311 rcar_pwrc_init_suspend_to_ram();
312#endif
313 return 0;
314}
315