blob: 48172b286c3341ec3acf84fd6d087163144fd5bb [file] [log] [blame]
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +03001/*
2 * Copyright (C) 2018 Marvell International Ltd.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 * https://spdx.org/licenses
6 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <common/debug.h>
9#include <common/runtime_svc.h>
10#include <drivers/marvell/cache_llc.h>
11#include <drivers/marvell/mochi/ap_setup.h>
Konstantin Porotchkin7b9e4d42020-07-26 17:49:54 +030012#include <drivers/rambus/trng_ip_76.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <lib/smccc.h>
14
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030015#include <marvell_plat_priv.h>
Marcin Wojtas0c60c2f2018-03-21 09:59:59 +010016#include <plat_marvell.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030018#include "comphy/phy-comphy-cp110.h"
Grzegorz Jaszczyka3173d62019-12-18 15:58:27 +010019#include "secure_dfx_access/dfx.h"
Alex Leibovich6a99b192019-12-25 09:22:48 +020020#include "ddr_phy_access.h"
Grzegorz Jaszczyk0988f382019-04-04 17:16:39 +020021#include <stdbool.h>
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030022
23/* #define DEBUG_COMPHY */
24#ifdef DEBUG_COMPHY
25#define debug(format...) NOTICE(format)
26#else
27#define debug(format, arg...)
28#endif
29
30/* Comphy related FID's */
31#define MV_SIP_COMPHY_POWER_ON 0x82000001
32#define MV_SIP_COMPHY_POWER_OFF 0x82000002
33#define MV_SIP_COMPHY_PLL_LOCK 0x82000003
34#define MV_SIP_COMPHY_XFI_TRAIN 0x82000004
35#define MV_SIP_COMPHY_DIG_RESET 0x82000005
36
37/* Miscellaneous FID's' */
38#define MV_SIP_DRAM_SIZE 0x82000010
39#define MV_SIP_LLC_ENABLE 0x82000011
Marcin Wojtas0c60c2f2018-03-21 09:59:59 +010040#define MV_SIP_PMU_IRQ_ENABLE 0x82000012
41#define MV_SIP_PMU_IRQ_DISABLE 0x82000013
Grzegorz Jaszczyka3173d62019-12-18 15:58:27 +010042#define MV_SIP_DFX 0x82000014
Alex Leibovich6a99b192019-12-25 09:22:48 +020043#define MV_SIP_DDR_PHY_WRITE 0x82000015
44#define MV_SIP_DDR_PHY_READ 0x82000016
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030045
Konstantin Porotchkin7b9e4d42020-07-26 17:49:54 +030046/* TRNG */
47#define MV_SIP_RNG_64 0xC200FF11
48
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030049#define MAX_LANE_NR 6
50#define MVEBU_COMPHY_OFFSET 0x441000
Grzegorz Jaszczyk0988f382019-04-04 17:16:39 +020051#define MVEBU_CP_BASE_MASK (~0xffffff)
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030052
53/* This macro is used to identify COMPHY related calls from SMC function ID */
54#define is_comphy_fid(fid) \
55 ((fid) >= MV_SIP_COMPHY_POWER_ON && (fid) <= MV_SIP_COMPHY_DIG_RESET)
56
Grzegorz Jaszczyk0988f382019-04-04 17:16:39 +020057_Bool is_cp_range_valid(u_register_t *addr)
58{
59 int cp_nr;
60
61 *addr &= MVEBU_CP_BASE_MASK;
62 for (cp_nr = 0; cp_nr < CP_NUM; cp_nr++) {
63 if (*addr == MVEBU_CP_REGS_BASE(cp_nr))
64 return true;
65 }
66
67 return false;
68}
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030069
70uintptr_t mrvl_sip_smc_handler(uint32_t smc_fid,
71 u_register_t x1,
72 u_register_t x2,
73 u_register_t x3,
74 u_register_t x4,
75 void *cookie,
76 void *handle,
77 u_register_t flags)
78{
Grzegorz Jaszczyka3173d62019-12-18 15:58:27 +010079 u_register_t ret, read;
Konstantin Porotchkin7b9e4d42020-07-26 17:49:54 +030080 uint32_t w2[2] = {0, 0};
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030081 int i;
82
83 debug("%s: got SMC (0x%x) x1 0x%lx, x2 0x%lx, x3 0x%lx\n",
84 __func__, smc_fid, x1, x2, x3);
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030085
Grzegorz Jaszczyk0988f382019-04-04 17:16:39 +020086 if (is_comphy_fid(smc_fid)) {
87 /* validate address passed via x1 */
88 if (!is_cp_range_valid(&x1)) {
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030089 ERROR("%s: Wrong smc (0x%x) address: %lx\n",
90 __func__, smc_fid, x1);
91 SMC_RET1(handle, SMC_UNK);
92 }
93
Grzegorz Jaszczyk0988f382019-04-04 17:16:39 +020094 x1 += MVEBU_COMPHY_OFFSET;
95
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +030096 if (x2 >= MAX_LANE_NR) {
97 ERROR("%s: Wrong smc (0x%x) lane nr: %lx\n",
98 __func__, smc_fid, x2);
99 SMC_RET1(handle, SMC_UNK);
100 }
101 }
102
103 switch (smc_fid) {
104
105 /* Comphy related FID's */
106 case MV_SIP_COMPHY_POWER_ON:
107 /* x1: comphy_base, x2: comphy_index, x3: comphy_mode */
108 ret = mvebu_cp110_comphy_power_on(x1, x2, x3);
109 SMC_RET1(handle, ret);
110 case MV_SIP_COMPHY_POWER_OFF:
111 /* x1: comphy_base, x2: comphy_index */
Igal Libermanbd51efd2018-11-15 16:13:11 +0200112 ret = mvebu_cp110_comphy_power_off(x1, x2, x3);
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +0300113 SMC_RET1(handle, ret);
114 case MV_SIP_COMPHY_PLL_LOCK:
115 /* x1: comphy_base, x2: comphy_index */
116 ret = mvebu_cp110_comphy_is_pll_locked(x1, x2);
117 SMC_RET1(handle, ret);
118 case MV_SIP_COMPHY_XFI_TRAIN:
119 /* x1: comphy_base, x2: comphy_index */
120 ret = mvebu_cp110_comphy_xfi_rx_training(x1, x2);
121 SMC_RET1(handle, ret);
122 case MV_SIP_COMPHY_DIG_RESET:
123 /* x1: comphy_base, x2: comphy_index, x3: mode, x4: command */
124 ret = mvebu_cp110_comphy_digital_reset(x1, x2, x3, x4);
125 SMC_RET1(handle, ret);
126
127 /* Miscellaneous FID's' */
128 case MV_SIP_DRAM_SIZE:
Grzegorz Jaszczyk5339f6f2019-04-04 17:20:05 +0200129 ret = mvebu_get_dram_size(MVEBU_REGS_BASE);
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +0300130 SMC_RET1(handle, ret);
131 case MV_SIP_LLC_ENABLE:
132 for (i = 0; i < ap_get_count(); i++)
133 llc_runtime_enable(i);
134
135 SMC_RET1(handle, 0);
Marcin Wojtas0c60c2f2018-03-21 09:59:59 +0100136#ifdef MVEBU_PMU_IRQ_WA
137 case MV_SIP_PMU_IRQ_ENABLE:
138 mvebu_pmu_interrupt_enable();
139 SMC_RET1(handle, 0);
140 case MV_SIP_PMU_IRQ_DISABLE:
141 mvebu_pmu_interrupt_disable();
142 SMC_RET1(handle, 0);
143#endif
Grzegorz Jaszczyka3173d62019-12-18 15:58:27 +0100144 case MV_SIP_DFX:
Grzegorz Jaszczyk755f0782020-01-02 16:14:13 +0100145 if (x1 >= MV_SIP_DFX_THERMAL_INIT &&
146 x1 <= MV_SIP_DFX_THERMAL_SEL_CHANNEL) {
147 ret = mvebu_dfx_thermal_handle(x1, &read, x2, x3);
148 SMC_RET2(handle, ret, read);
149 }
Grzegorz Jaszczyk7d509722020-01-03 09:35:21 +0100150 if (x1 >= MV_SIP_DFX_SREAD && x1 <= MV_SIP_DFX_SWRITE) {
151 ret = mvebu_dfx_misc_handle(x1, &read, x2, x3);
152 SMC_RET2(handle, ret, read);
153 }
154
Grzegorz Jaszczyk755f0782020-01-02 16:14:13 +0100155 SMC_RET1(handle, SMC_UNK);
Alex Leibovich6a99b192019-12-25 09:22:48 +0200156 case MV_SIP_DDR_PHY_WRITE:
157 ret = mvebu_ddr_phy_write(x1, x2);
158 SMC_RET1(handle, ret);
159 case MV_SIP_DDR_PHY_READ:
160 read = 0;
161 ret = mvebu_ddr_phy_read(x1, (uint16_t *)&read);
162 SMC_RET2(handle, ret, read);
Konstantin Porotchkin7b9e4d42020-07-26 17:49:54 +0300163 case MV_SIP_RNG_64:
164 ret = eip76_rng_get_random((uint8_t *)&w2, 4 * (x1 % 2 + 1));
165 SMC_RET3(handle, ret, w2[0], w2[1]);
Konstantin Porotchkinf69ec582018-06-07 18:31:14 +0300166 default:
167 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
168 SMC_RET1(handle, SMC_UNK);
169 }
170}
171
172/* Define a runtime service descriptor for fast SMC calls */
173DECLARE_RT_SVC(
174 marvell_sip_svc,
175 OEN_SIP_START,
176 OEN_SIP_END,
177 SMC_TYPE_FAST,
178 NULL,
179 mrvl_sip_smc_handler
180);