blob: 55747bf4a9f2dcef153dc858d88692b7ab2d2b04 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
David Cunado2e36de82017-01-19 10:26:16 +00002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6#ifndef __ARM_DEF_H__
7#define __ARM_DEF_H__
8
Soby Mathewfec4eb72015-07-01 16:16:20 +01009#include <arch.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <common_def.h>
11#include <platform_def.h>
Juan Castillo9b265a82015-05-07 14:52:44 +010012#include <tbbr_img_def.h>
Scott Brandenbf404c02017-04-10 11:45:52 -070013#include <utils_def.h>
Antonio Nino Diaz719bf852017-02-23 17:22:58 +000014#include <xlat_tables_defs.h>
Dan Handley9df48042015-03-19 18:58:55 +000015
16
17/******************************************************************************
18 * Definitions common to all ARM standard platforms
19 *****************************************************************************/
20
Juan Castillo7d199412015-12-14 09:35:25 +000021/* Special value used to verify platform parameters from BL2 to BL31 */
Dan Handley9df48042015-03-19 18:58:55 +000022#define ARM_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
23
Soby Mathewa869de12015-05-08 10:18:59 +010024#define ARM_SYSTEM_COUNT 1
Dan Handley9df48042015-03-19 18:58:55 +000025
26#define ARM_CACHE_WRITEBACK_SHIFT 6
27
Soby Mathewfec4eb72015-07-01 16:16:20 +010028/*
29 * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
30 * power levels have a 1:1 mapping with the MPIDR affinity levels.
31 */
32#define ARM_PWR_LVL0 MPIDR_AFFLVL0
33#define ARM_PWR_LVL1 MPIDR_AFFLVL1
Soby Mathewa869de12015-05-08 10:18:59 +010034#define ARM_PWR_LVL2 MPIDR_AFFLVL2
Soby Mathewfec4eb72015-07-01 16:16:20 +010035
36/*
37 * Macros for local power states in ARM platforms encoded by State-ID field
38 * within the power-state parameter.
39 */
40/* Local power state for power domains in Run state. */
41#define ARM_LOCAL_STATE_RUN 0
42/* Local power state for retention. Valid only for CPU power domains */
43#define ARM_LOCAL_STATE_RET 1
44/* Local power state for OFF/power-down. Valid for CPU and cluster power
45 domains */
46#define ARM_LOCAL_STATE_OFF 2
47
Dan Handley9df48042015-03-19 18:58:55 +000048/* Memory location options for TSP */
49#define ARM_TRUSTED_SRAM_ID 0
50#define ARM_TRUSTED_DRAM_ID 1
51#define ARM_DRAM_ID 2
52
53/* The first 4KB of Trusted SRAM are used as shared memory */
54#define ARM_TRUSTED_SRAM_BASE 0x04000000
55#define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE
56#define ARM_SHARED_RAM_SIZE 0x00001000 /* 4 KB */
57
58/* The remaining Trusted SRAM is used to load the BL images */
59#define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \
60 ARM_SHARED_RAM_SIZE)
61#define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
62 ARM_SHARED_RAM_SIZE)
63
64/*
65 * The top 16MB of DRAM1 is configured as secure access only using the TZC
66 * - SCP TZC DRAM: If present, DRAM reserved for SCP use
67 * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
68 */
David Cunado2e36de82017-01-19 10:26:16 +000069#define ARM_TZC_DRAM1_SIZE ULL(0x01000000)
Dan Handley9df48042015-03-19 18:58:55 +000070
71#define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
72 ARM_DRAM1_SIZE - \
73 ARM_SCP_TZC_DRAM1_SIZE)
74#define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE
75#define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \
76 ARM_SCP_TZC_DRAM1_SIZE - 1)
77
78#define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
79 ARM_DRAM1_SIZE - \
80 ARM_TZC_DRAM1_SIZE)
81#define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \
82 ARM_SCP_TZC_DRAM1_SIZE)
83#define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \
84 ARM_AP_TZC_DRAM1_SIZE - 1)
85
Soby Mathew7e4d6652017-05-10 11:50:30 +010086/* Define the Access permissions for Secure peripherals to NS_DRAM */
87#if ARM_CRYPTOCELL_INTEG
88/*
89 * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
90 * This is required by CryptoCell to authenticate BL33 which is loaded
91 * into the Non Secure DDR.
92 */
93#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD
94#else
95#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE
96#endif
97
Summer Qin9db8f2e2017-04-24 16:49:28 +010098#ifdef SPD_opteed
99/*
100 * BL2 needs to map 3.5MB from 512KB offset in TZC_DRAM1 in order to
101 * load/authenticate the trusted os extra image. The first 512KB of TZC_DRAM1
102 * are reserved for trusted os (OPTEE). The extra image loading for OPTEE is
103 * paged image which only include the paging part using virtual memory but
104 * without "init" data. OPTEE will copy the "init" data (from pager image) to
105 * the first 512KB of TZC_DRAM, and then copy the extra image behind the "init"
106 * data.
107 */
108#define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + 0x80000)
109#define ARM_OPTEE_PAGEABLE_LOAD_SIZE 0x380000
110#define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \
111 ARM_OPTEE_PAGEABLE_LOAD_BASE, \
112 ARM_OPTEE_PAGEABLE_LOAD_SIZE, \
113 MT_MEMORY | MT_RW | MT_SECURE)
114#endif /* SPD_opteed */
Dan Handley9df48042015-03-19 18:58:55 +0000115
116#define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE
117#define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \
118 ARM_TZC_DRAM1_SIZE)
119#define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \
120 ARM_NS_DRAM1_SIZE - 1)
121
David Cunado2e36de82017-01-19 10:26:16 +0000122#define ARM_DRAM1_BASE ULL(0x80000000)
123#define ARM_DRAM1_SIZE ULL(0x80000000)
Dan Handley9df48042015-03-19 18:58:55 +0000124#define ARM_DRAM1_END (ARM_DRAM1_BASE + \
125 ARM_DRAM1_SIZE - 1)
126
David Cunado2e36de82017-01-19 10:26:16 +0000127#define ARM_DRAM2_BASE ULL(0x880000000)
Dan Handley9df48042015-03-19 18:58:55 +0000128#define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
129#define ARM_DRAM2_END (ARM_DRAM2_BASE + \
130 ARM_DRAM2_SIZE - 1)
131
132#define ARM_IRQ_SEC_PHY_TIMER 29
133
134#define ARM_IRQ_SEC_SGI_0 8
135#define ARM_IRQ_SEC_SGI_1 9
136#define ARM_IRQ_SEC_SGI_2 10
137#define ARM_IRQ_SEC_SGI_3 11
138#define ARM_IRQ_SEC_SGI_4 12
139#define ARM_IRQ_SEC_SGI_5 13
140#define ARM_IRQ_SEC_SGI_6 14
141#define ARM_IRQ_SEC_SGI_7 15
142
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000143/*
144 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
145 * terminology. On a GICv2 system or mode, the lists will be merged and treated
146 * as Group 0 interrupts.
147 */
148#define ARM_G1S_IRQS ARM_IRQ_SEC_PHY_TIMER, \
149 ARM_IRQ_SEC_SGI_1, \
150 ARM_IRQ_SEC_SGI_2, \
151 ARM_IRQ_SEC_SGI_3, \
152 ARM_IRQ_SEC_SGI_4, \
153 ARM_IRQ_SEC_SGI_5, \
154 ARM_IRQ_SEC_SGI_7
155
156#define ARM_G0_IRQS ARM_IRQ_SEC_SGI_0, \
157 ARM_IRQ_SEC_SGI_6
158
Dan Handley9df48042015-03-19 18:58:55 +0000159#define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \
160 ARM_SHARED_RAM_BASE, \
161 ARM_SHARED_RAM_SIZE, \
Juan Castillo2e86cb12016-01-13 15:01:09 +0000162 MT_DEVICE | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +0000163
164#define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \
165 ARM_NS_DRAM1_BASE, \
166 ARM_NS_DRAM1_SIZE, \
167 MT_MEMORY | MT_RW | MT_NS)
168
169#define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \
170 TSP_SEC_MEM_BASE, \
171 TSP_SEC_MEM_SIZE, \
172 MT_MEMORY | MT_RW | MT_SECURE)
173
David Wang0ba499f2016-03-07 11:02:57 +0800174#if ARM_BL31_IN_DRAM
175#define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \
176 BL31_BASE, \
177 PLAT_ARM_MAX_BL31_SIZE, \
178 MT_MEMORY | MT_RW | MT_SECURE)
179#endif
Dan Handley9df48042015-03-19 18:58:55 +0000180
181/*
182 * The number of regions like RO(code), coherent and data required by
183 * different BL stages which need to be mapped in the MMU.
184 */
185#if USE_COHERENT_MEM
186#define ARM_BL_REGIONS 3
187#else
188#define ARM_BL_REGIONS 2
189#endif
190
191#define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \
192 ARM_BL_REGIONS)
193
194/* Memory mapped Generic timer interfaces */
195#define ARM_SYS_CNTCTL_BASE 0x2a430000
196#define ARM_SYS_CNTREAD_BASE 0x2a800000
197#define ARM_SYS_TIMCTL_BASE 0x2a810000
198
199#define ARM_CONSOLE_BAUDRATE 115200
200
Juan Castillob6132f12015-10-06 14:01:35 +0100201/* Trusted Watchdog constants */
202#define ARM_SP805_TWDG_BASE 0x2a490000
203#define ARM_SP805_TWDG_CLK_HZ 32768
204/* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
205 * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
206#define ARM_TWDG_TIMEOUT_SEC 128
207#define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \
208 ARM_TWDG_TIMEOUT_SEC)
209
Dan Handley9df48042015-03-19 18:58:55 +0000210/******************************************************************************
211 * Required platform porting definitions common to all ARM standard platforms
212 *****************************************************************************/
213
Antonio Nino Diazf6601042016-12-13 13:48:31 +0000214#define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32)
215#define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32)
Dan Handley9df48042015-03-19 18:58:55 +0000216
Soby Mathewfec4eb72015-07-01 16:16:20 +0100217/*
218 * This macro defines the deepest retention state possible. A higher state
219 * id will represent an invalid or a power down state.
220 */
221#define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET
222
223/*
224 * This macro defines the deepest power down states possible. Any state ID
225 * higher than this is invalid.
226 */
227#define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF
228
Dan Handley9df48042015-03-19 18:58:55 +0000229/*
230 * Some data must be aligned on the biggest cache line size in the platform.
231 * This is known only to the platform as it might have a combination of
232 * integrated and external caches.
233 */
234#define CACHE_WRITEBACK_GRANULE (1 << ARM_CACHE_WRITEBACK_SHIFT)
235
Dan Handley9df48042015-03-19 18:58:55 +0000236
237/*******************************************************************************
238 * BL1 specific defines.
239 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
240 * addresses.
241 ******************************************************************************/
242#define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE
243#define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \
244 + PLAT_ARM_TRUSTED_ROM_SIZE)
245/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000246 * Put BL1 RW at the top of the Trusted SRAM.
Dan Handley9df48042015-03-19 18:58:55 +0000247 */
Dan Handley9df48042015-03-19 18:58:55 +0000248#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
249 ARM_BL_RAM_SIZE - \
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000250 PLAT_ARM_MAX_BL1_RW_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000251#define BL1_RW_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
252
253/*******************************************************************************
254 * BL2 specific defines.
255 ******************************************************************************/
dp-armcdd03cb2017-02-15 11:07:55 +0000256#if ARM_BL31_IN_DRAM || defined(AARCH32)
David Wang0ba499f2016-03-07 11:02:57 +0800257/*
dp-armcdd03cb2017-02-15 11:07:55 +0000258 * For AArch32 BL31 is not applicable.
259 * For AArch64 BL31 is loaded in the DRAM.
David Wang0ba499f2016-03-07 11:02:57 +0800260 * Put BL2 just below BL1.
261 */
262#define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
263#define BL2_LIMIT BL1_RW_BASE
264#else
Dan Handley9df48042015-03-19 18:58:55 +0000265/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000266 * Put BL2 just below BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000267 */
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000268#define BL2_BASE (BL31_BASE - PLAT_ARM_MAX_BL2_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000269#define BL2_LIMIT BL31_BASE
David Wang0ba499f2016-03-07 11:02:57 +0800270#endif
Dan Handley9df48042015-03-19 18:58:55 +0000271
272/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000273 * BL31 specific defines.
Dan Handley9df48042015-03-19 18:58:55 +0000274 ******************************************************************************/
David Wang0ba499f2016-03-07 11:02:57 +0800275#if ARM_BL31_IN_DRAM
276/*
277 * Put BL31 at the bottom of TZC secured DRAM
278 */
279#define BL31_BASE ARM_AP_TZC_DRAM1_BASE
280#define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
281 PLAT_ARM_MAX_BL31_SIZE)
282#else
Dan Handley9df48042015-03-19 18:58:55 +0000283/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000284 * Put BL31 at the top of the Trusted SRAM.
Dan Handley9df48042015-03-19 18:58:55 +0000285 */
286#define BL31_BASE (ARM_BL_RAM_BASE + \
287 ARM_BL_RAM_SIZE - \
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000288 PLAT_ARM_MAX_BL31_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000289#define BL31_PROGBITS_LIMIT BL1_RW_BASE
290#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
David Wang0ba499f2016-03-07 11:02:57 +0800291#endif
Dan Handley9df48042015-03-19 18:58:55 +0000292
293/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000294 * BL32 specific defines.
Dan Handley9df48042015-03-19 18:58:55 +0000295 ******************************************************************************/
296/*
297 * On ARM standard platforms, the TSP can execute from Trusted SRAM,
298 * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
299 * controller.
300 */
David Wang0ba499f2016-03-07 11:02:57 +0800301#if ARM_BL31_IN_DRAM
302# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \
303 PLAT_ARM_MAX_BL31_SIZE)
304# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \
305 PLAT_ARM_MAX_BL31_SIZE)
306# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \
307 PLAT_ARM_MAX_BL31_SIZE)
308# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
309 ARM_AP_TZC_DRAM1_SIZE)
310#elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
Dan Handley9df48042015-03-19 18:58:55 +0000311# define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE
312# define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE
313# define TSP_PROGBITS_LIMIT BL2_BASE
314# define BL32_BASE ARM_BL_RAM_BASE
315# define BL32_LIMIT BL31_BASE
316#elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
317# define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE
318# define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE
319# define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE
320# define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \
321 + (1 << 21))
322#elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
323# define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE
324# define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE
325# define BL32_BASE ARM_AP_TZC_DRAM1_BASE
326# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
327 ARM_AP_TZC_DRAM1_SIZE)
328#else
329# error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
330#endif
331
Soby Mathew0d268dc2016-07-11 14:13:56 +0100332/* BL32 is mandatory in AArch32 */
333#ifndef AARCH32
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100334#ifdef SPD_none
335#undef BL32_BASE
336#endif /* SPD_none */
Soby Mathew0d268dc2016-07-11 14:13:56 +0100337#endif
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100338
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100339/*******************************************************************************
340 * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
341 ******************************************************************************/
342#define BL2U_BASE BL2_BASE
Yatharth Kochar18dfb302016-11-22 11:06:03 +0000343#if ARM_BL31_IN_DRAM || defined(AARCH32)
344/*
345 * For AArch32 BL31 is not applicable.
346 * For AArch64 BL31 is loaded in the DRAM.
347 * BL2U extends up to BL1.
348 */
David Wang0ba499f2016-03-07 11:02:57 +0800349#define BL2U_LIMIT BL1_RW_BASE
350#else
Yatharth Kochar18dfb302016-11-22 11:06:03 +0000351/* BL2U extends up to BL31. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100352#define BL2U_LIMIT BL31_BASE
David Wang0ba499f2016-03-07 11:02:57 +0800353#endif
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100354#define NS_BL2U_BASE ARM_NS_DRAM1_BASE
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000355#define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + 0x03EB8000)
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100356
Dan Handley9df48042015-03-19 18:58:55 +0000357/*
358 * ID of the secure physical generic timer interrupt used by the TSP.
359 */
360#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
361
362
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100363/*
364 * One cache line needed for bakery locks on ARM platforms
365 */
366#define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
367
368
Dan Handley9df48042015-03-19 18:58:55 +0000369#endif /* __ARM_DEF_H__ */