blob: babcecff084429961c978ed3ea2d97eb5e9d0c85 [file] [log] [blame]
Jacky Baif7dc4012019-03-06 16:58:18 +08001/*
2 * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdbool.h>
8
9#include <arch.h>
10#include <arch_helpers.h>
11#include <common/debug.h>
12#include <lib/mmio.h>
13#include <lib/psci/psci.h>
14
15#include <gpc.h>
16#include <imx8m_psci.h>
17#include <plat_imx8.h>
18
Jacky Baiad818162020-07-22 16:00:50 +080019static uint32_t gpc_imr_offset[] = { IMR1_CORE0_A53, IMR1_CORE1_A53, IMR1_CORE2_A53, IMR1_CORE3_A53, };
Jacky Baif7dc4012019-03-06 16:58:18 +080020
21#pragma weak imx_set_cpu_pwr_off
22#pragma weak imx_set_cpu_pwr_on
23#pragma weak imx_set_cpu_lpm
24#pragma weak imx_set_cluster_powerdown
25
26void imx_set_cpu_secure_entry(unsigned int core_id, uintptr_t sec_entrypoint)
27{
28 uint64_t temp_base;
29
30 temp_base = (uint64_t) sec_entrypoint;
31 temp_base >>= 2;
32
33 mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3),
34 ((uint32_t)(temp_base >> 22) & 0xffff));
35 mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3) + 4,
36 ((uint32_t)temp_base & 0x003fffff));
37}
38
39void imx_set_cpu_pwr_off(unsigned int core_id)
40{
41 /* enable the wfi power down of the core */
42 mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id));
43 /* assert the pcg pcr bit of the core */
44 mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
45}
46
47void imx_set_cpu_pwr_on(unsigned int core_id)
48{
49 /* clear the wfi power down bit of the core */
50 mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id));
51 /* assert the ncpuporeset */
52 mmio_clrbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id));
53 /* assert the pcg pcr bit of the core */
54 mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
55 /* sw power up the core */
56 mmio_setbits_32(IMX_GPC_BASE + CPU_PGC_UP_TRG, (1 << core_id));
57
58 /* wait for the power up finished */
59 while ((mmio_read_32(IMX_GPC_BASE + CPU_PGC_UP_TRG) & (1 << core_id)) != 0)
60 ;
61
62 /* deassert the pcg pcr bit of the core */
63 mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
64 /* deassert the ncpuporeset */
65 mmio_setbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id));
66}
67
68void imx_set_cpu_lpm(unsigned int core_id, bool pdn)
69{
70 if (pdn) {
71 /* enable the core WFI PDN & IRQ PUP */
72 mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) |
73 COREx_IRQ_WUP(core_id));
74 /* assert the pcg pcr bit of the core */
75 mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
76 } else {
77 /* disbale CORE WFI PDN & IRQ PUP */
78 mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) |
79 COREx_IRQ_WUP(core_id));
80 /* deassert the pcg pcr bit of the core */
81 mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
82 }
83}
84
85/*
86 * the plat and noc can only be power up & down by slot method,
87 * slot0: plat power down; slot1: noc power down; slot2: noc power up;
88 * slot3: plat power up. plat's pup&pdn ack is used by default. if
89 * noc is config to power down, then noc's pdn ack should be used.
90 */
91static void imx_a53_plat_slot_config(bool pdn)
92{
93 if (pdn) {
94 mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL);
95 mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL);
96 mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_PLAT_PDN_ACK |
97 A53_PLAT_PUP_ACK);
98 mmio_setbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1);
99 } else {
100 mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL);
101 mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL);
102 mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_DUMMY_PUP_ACK |
103 A53_DUMMY_PDN_ACK);
104 mmio_clrbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1);
105 }
106}
107
108void imx_set_cluster_standby(bool enter)
109{
110 /*
111 * Enable BIT 6 of A53 AD register to make sure system
112 * don't enter LPM mode.
113 */
114 if (enter)
115 mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6));
116 else
117 mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6));
118}
119
120/* i.mx8mq need to override it */
121void imx_set_cluster_powerdown(unsigned int last_core, uint8_t power_state)
122{
123 uint32_t val;
124
125 if (!is_local_state_run(power_state)) {
126 /* config C0~1's LPM, enable a53 clock off in LPM */
127 mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CLK_ON_LPM,
128 LPM_MODE(power_state));
129 /* config C2-3's LPM */
130 mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, LPM_MODE(power_state));
131
132 /* enable PLAT/SCU power down */
133 val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_AD);
134 val &= ~EN_L2_WFI_PDN;
135 /* L2 cache memory is on in WAIT mode */
Jacky Bai534563e2019-12-09 09:53:28 +0800136 if (is_local_state_off(power_state)) {
Jacky Baif7dc4012019-03-06 16:58:18 +0800137 val |= (L2PGE | EN_PLAT_PDN);
Jacky Bai534563e2019-12-09 09:53:28 +0800138 imx_a53_plat_slot_config(true);
139 }
Jacky Baif7dc4012019-03-06 16:58:18 +0800140
141 mmio_write_32(IMX_GPC_BASE + LPCR_A53_AD, val);
Jacky Baif7dc4012019-03-06 16:58:18 +0800142 } else {
143 /* clear the slot and ack for cluster power down */
144 imx_a53_plat_slot_config(false);
145 /* reverse the cluster level setting */
146 mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, 0xf, A53_CLK_ON_LPM);
147 mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, 0xf);
148
149 /* clear PLAT/SCU power down */
150 mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_AD, (L2PGE | EN_PLAT_PDN),
151 EN_L2_WFI_PDN);
152 }
153}
154
155static unsigned int gicd_read_isenabler(uintptr_t base, unsigned int id)
156{
157 unsigned int n = id >> ISENABLER_SHIFT;
158
159 return mmio_read_32(base + GICD_ISENABLER + (n << 2));
160}
161
162/*
163 * gic's clock will be gated in system suspend, so gic has no ability to
164 * to wakeup the system, we need to config the imr based on the irq
165 * enable status in gic, then gpc will monitor the wakeup irq
166 */
167void imx_set_sys_wakeup(unsigned int last_core, bool pdn)
168{
169 uint32_t irq_mask;
170 uintptr_t gicd_base = PLAT_GICD_BASE;
171
172 if (pdn)
173 mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CORE_WUP_SRC(last_core),
174 IRQ_SRC_A53_WUP);
175 else
176 mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, IRQ_SRC_A53_WUP,
177 A53_CORE_WUP_SRC(last_core));
178
179 /* clear last core's IMR based on GIC's mask setting */
180 for (int i = 0; i < IRQ_IMR_NUM; i++) {
181 if (pdn)
182 /* set the wakeup irq base GIC */
183 irq_mask = ~gicd_read_isenabler(gicd_base, 32 * (i + 1));
184 else
185 irq_mask = IMR_MASK_ALL;
186
187 mmio_write_32(IMX_GPC_BASE + gpc_imr_offset[last_core] + i * 4,
188 irq_mask);
189 }
190}
191
192#pragma weak imx_noc_slot_config
193/*
194 * this function only need to be override by platform
195 * that support noc power down, for example: imx8mm.
196 * otherwize, keep it empty.
197 */
198void imx_noc_slot_config(bool pdn)
199{
200
201}
202
203/* this is common for all imx8m soc */
204void imx_set_sys_lpm(unsigned int last_core, bool retention)
205{
206 uint32_t val;
207
208 val = mmio_read_32(IMX_GPC_BASE + SLPCR);
209 val &= ~(SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS |
210 SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE);
211
212 if (retention)
213 val |= (SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS |
214 SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE);
215
216 mmio_write_32(IMX_GPC_BASE + SLPCR, val);
217
218 /* config the noc power down */
219 imx_noc_slot_config(retention);
220
221 /* config wakeup irqs' mask in gpc */
222 imx_set_sys_wakeup(last_core, retention);
223}
224
225void imx_set_rbc_count(void)
226{
227 mmio_setbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN |
228 (0x8 << SLPCR_RBC_COUNT_SHIFT));
229}
230
231void imx_clear_rbc_count(void)
232{
233 mmio_clrbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN |
234 (0x3f << SLPCR_RBC_COUNT_SHIFT));
235}