blob: 2d1b063ec1761305dbe31677cbfbff72ea8d093d [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja4c3a4612025-01-29 15:01:10 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060031#include <lib/extensions/fpmr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000033#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050034#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000035#include <lib/extensions/spe.h>
36#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010037#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010038#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010039#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010040#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010041#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000042#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000043
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010044#if ENABLE_FEAT_TWED
45/* Make sure delay value fits within the range(0-15) */
46CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000048
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010049per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50static bool has_secure_perworld_init;
51
Boyan Karatotev36cebf92023-03-08 11:56:49 +000052static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010053static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010054static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050055
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010056#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050057static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58{
59 u_register_t sctlr_elx, actlr_elx;
60
61 /*
62 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63 * execution state setting all fields rather than relying on the hw.
64 * Some fields have architecturally UNKNOWN reset values and these are
65 * set to zero.
66 *
67 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68 *
69 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70 * required by PSCI specification)
71 */
72 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73 if (GET_RW(ep->spsr) == MODE_RW_64) {
74 sctlr_elx |= SCTLR_EL1_RES1;
75 } else {
76 /*
77 * If the target execution state is AArch32 then the following
78 * fields need to be set.
79 *
80 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81 * instructions are not trapped to EL1.
82 *
83 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84 * instructions are not trapped to EL1.
85 *
86 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87 * CP15DMB, CP15DSB, and CP15ISB instructions.
88 */
89 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91 }
92
Zelalem Aweke20126002022-04-08 16:48:05 -050093 /*
94 * If workaround of errata 764081 for Cortex-A75 is used then set
95 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050097 if (errata_a75_764081_applies()) {
98 sctlr_elx |= SCTLR_IESB_BIT;
99 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100100
Zelalem Aweke20126002022-04-08 16:48:05 -0500101 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100102 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500103
104 /*
105 * Base the context ACTLR_EL1 on the current value, as it is
106 * implementation defined. The context restore process will write
107 * the value from the context to the actual register and can cause
108 * problems for processor cores that don't expect certain bits to
109 * be zero.
110 */
111 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100112 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500113}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100114#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500115
Zelalem Aweke42401112022-01-05 17:12:24 -0600116/******************************************************************************
117 * This function performs initializations that are specific to SECURE state
118 * and updates the cpu context specified by 'ctx'.
119 *****************************************************************************/
120static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000121{
Zelalem Aweke42401112022-01-05 17:12:24 -0600122 u_register_t scr_el3;
123 el3_state_t *state;
124
125 state = get_el3state_ctx(ctx);
126 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
127
128#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000129 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600130 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
131 * indicated by the interrupt routing model for BL31.
132 */
133 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
134#endif
135
Govindraj Raja73e1d802024-02-28 14:37:09 -0600136 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600138 scr_el3 |= SCR_ATA_BIT;
139 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600140
Zelalem Aweke42401112022-01-05 17:12:24 -0600141 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
142
Zelalem Aweke20126002022-04-08 16:48:05 -0500143 /*
144 * Initialize EL1 context registers unless SPMC is running
145 * at S-EL2.
146 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100147#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 setup_el1_context(ctx, ep);
149#endif
150
Zelalem Aweke42401112022-01-05 17:12:24 -0600151 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100152
153 /**
154 * manage_extensions_secure_per_world api has to be executed once,
155 * as the registers getting initialised, maintain constant value across
156 * all the cpus for the secure world.
157 * Henceforth, this check ensures that the registers are initialised once
158 * and avoids re-initialization from multiple cores.
159 */
160 if (!has_secure_perworld_init) {
161 manage_extensions_secure_per_world();
162 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000163}
164
Zelalem Aweke42401112022-01-05 17:12:24 -0600165#if ENABLE_RME
166/******************************************************************************
167 * This function performs initializations that are specific to REALM state
168 * and updates the cpu context specified by 'ctx'.
169 *****************************************************************************/
170static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
171{
172 u_register_t scr_el3;
173 el3_state_t *state;
174
175 state = get_el3state_ctx(ctx);
176 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
177
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000178 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
179
Sona Mathew3b84c962023-10-25 16:48:19 -0500180 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000181 if (is_feat_csv2_2_supported()) {
182 /* Enable access to the SCXTNUM_ELx registers. */
183 scr_el3 |= SCR_EnSCXT_BIT;
184 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600185
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000186 if (is_feat_sctlr2_supported()) {
187 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
188 * SCTLR2_ELx registers.
189 */
190 scr_el3 |= SCR_SCTLR2En_BIT;
191 }
192
Zelalem Aweke42401112022-01-05 17:12:24 -0600193 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Sona Mathew2d6da252024-12-10 13:48:41 -0600194
195 if (is_feat_fgt2_supported()) {
196 fgt2_enable(ctx);
197 }
198
199 if (is_feat_debugv8p9_supported()) {
200 debugv8p9_extended_bp_wp_enable(ctx);
201 }
202
Sona Mathew29080bb2025-02-03 00:42:47 -0600203 if (is_feat_brbe_supported()) {
204 brbe_enable(ctx);
205 }
Sona Mathew2d6da252024-12-10 13:48:41 -0600206
Zelalem Aweke42401112022-01-05 17:12:24 -0600207}
208#endif /* ENABLE_RME */
209
210/******************************************************************************
211 * This function performs initializations that are specific to NON-SECURE state
212 * and updates the cpu context specified by 'ctx'.
213 *****************************************************************************/
214static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
215{
216 u_register_t scr_el3;
217 el3_state_t *state;
218
219 state = get_el3state_ctx(ctx);
220 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
221
222 /* SCR_NS: Set the NS bit */
223 scr_el3 |= SCR_NS_BIT;
224
Govindraj Raja73e1d802024-02-28 14:37:09 -0600225 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
226 if (is_feat_mte2_supported()) {
227 scr_el3 |= SCR_ATA_BIT;
228 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100229
Zelalem Aweke42401112022-01-05 17:12:24 -0600230#if !CTX_INCLUDE_PAUTH_REGS
231 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100232 * Pointer Authentication feature, if present, is always enabled by default
233 * for Non secure lower exception levels. We do not have an explicit
234 * flag to set it.
235 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
236 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600237 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100238 * To prevent the leakage between the worlds during world switch,
239 * we enable it only for the non-secure world.
240 *
241 * If the Secure/realm world wants to use pointer authentication,
242 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
243 * it will be enabled globally for all the contexts.
244 *
245 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
246 * other than EL3
247 *
248 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
249 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600250 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000251 if (is_armv8_3_pauth_present()) {
252 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
253 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100254#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600255
Manish Pandey0e3379d2022-10-10 11:43:08 +0100256#if HANDLE_EA_EL3_FIRST_NS
257 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
258 scr_el3 |= SCR_EA_BIT;
259#endif
260
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100261#if RAS_TRAP_NS_ERR_REC_ACCESS
262 /*
263 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
264 * and RAS ERX registers from EL1 and EL2(from any security state)
265 * are trapped to EL3.
266 * Set here to trap only for NS EL1/EL2
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100267 */
268 scr_el3 |= SCR_TERR_BIT;
269#endif
270
Sona Mathew3b84c962023-10-25 16:48:19 -0500271 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000272 if (is_feat_csv2_2_supported()) {
273 /* Enable access to the SCXTNUM_ELx registers. */
274 scr_el3 |= SCR_EnSCXT_BIT;
275 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000276
Zelalem Aweke42401112022-01-05 17:12:24 -0600277#ifdef IMAGE_BL31
278 /*
279 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
280 * indicated by the interrupt routing model for BL31.
281 */
282 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
283#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100284
285 if (is_feat_the_supported()) {
286 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
287 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
288 */
289 scr_el3 |= SCR_RCWMASKEn_BIT;
290 }
291
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100292 if (is_feat_sctlr2_supported()) {
293 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
294 * SCTLR2_ELx registers.
295 */
296 scr_el3 |= SCR_SCTLR2En_BIT;
297 }
298
Govindraj Rajae63794e2024-09-06 15:43:43 +0100299 if (is_feat_d128_supported()) {
300 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
301 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
302 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
303 */
304 scr_el3 |= SCR_D128En_BIT;
305 }
306
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600307 if (is_feat_fpmr_supported()) {
308 /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
309 * register.
310 */
311 scr_el3 |= SCR_EnFPM_BIT;
312 }
313
Zelalem Aweke42401112022-01-05 17:12:24 -0600314 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600315
316 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100317#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600318
319 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000320 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600321 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000322 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600323
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600324 if (is_feat_hcx_supported()) {
325 /*
326 * Initialize register HCRX_EL2 with its init value.
327 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
328 * chance that this can lead to unexpected behavior in lower
329 * ELs that have not been updated since the introduction of
330 * this feature if not properly initialized, especially when
331 * it comes to those bits that enable/disable traps.
332 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000333 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600334 HCRX_EL2_INIT_VAL);
335 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500336
337 if (is_feat_fgt_supported()) {
338 /*
339 * Initialize HFG*_EL2 registers with a default value so legacy
340 * systems unaware of FEAT_FGT do not get trapped due to their lack
341 * of initialization for this feature.
342 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000343 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500344 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000345 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500346 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000347 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500348 HFGWTR_EL2_INIT_VAL);
349 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100350#else
351 /* Initialize EL1 context registers */
352 setup_el1_context(ctx, ep);
353#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000354
355 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600356}
357
Achin Gupta7aea9082014-02-01 07:51:28 +0000358/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600359 * The following function performs initialization of the cpu_context 'ctx'
360 * for first use that is common to all security states, and sets the
361 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100362 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000363 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100364 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100365 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600366static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100367{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000368 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100369 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100370 el3_state_t *state;
371 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100372
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100373 state = get_el3state_ctx(ctx);
374
Andrew Thoelke4e126072014-06-04 21:10:52 +0100375 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000376 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100377
378 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100379 * The lower-EL context is zeroed so that no stale values leak to a world.
380 * It is assumed that an all-zero lower-EL context is good enough for it
381 * to boot correctly. However, there are very few registers where this
382 * is not true and some values need to be recreated.
383 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100384#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100385 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
386
387 /*
388 * These bits are set in the gicv3 driver. Losing them (especially the
389 * SRE bit) is problematic for all worlds. Henceforth recreate them.
390 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000391 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100392 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000393 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100394
395 /*
396 * The actlr_el2 register can be initialized in platform's reset handler
397 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
398 */
399 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100400#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100401
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100402 /* Start with a clean SCR_EL3 copy as all relevant values are set */
403 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500404
David Cunadofee86532017-04-13 22:38:29 +0100405 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100406 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
407 * EL2, EL1 and EL0 are not trapped to EL3.
408 *
409 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
410 * EL2, EL1 and EL0 are not trapped to EL3.
411 *
412 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
413 * both Security states and both Execution states.
414 *
415 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
416 * Non-secure memory.
417 */
418 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
419
420 scr_el3 |= SCR_SIF_BIT;
421
422 /*
David Cunadofee86532017-04-13 22:38:29 +0100423 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
424 * Exception level as specified by SPSR.
425 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500426 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100427 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500428 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600429
David Cunadofee86532017-04-13 22:38:29 +0100430 /*
431 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500432 * Secure timer registers to EL3, from AArch64 state only, if specified
433 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
434 * bit always behaves as 1 (i.e. secure physical timer register access
435 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100436 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500437 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100438 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500439 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100440
johpow01f91e59f2021-08-04 19:38:18 -0500441 /*
442 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
443 * SCR_EL3.HXEn.
444 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000445 if (is_feat_hcx_supported()) {
446 scr_el3 |= SCR_HXEn_BIT;
447 }
johpow01f91e59f2021-08-04 19:38:18 -0500448
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400449 /*
Andre Przywara8fc8e182024-08-09 17:04:22 +0100450 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
451 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
452 * SCR_EL3.EnAS0.
453 */
454 if (is_feat_ls64_accdata_supported()) {
455 scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
456 }
457
458 /*
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400459 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
460 * registers are trapped to EL3.
461 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000462 if (is_feat_rng_trap_supported()) {
463 scr_el3 |= SCR_TRNDR_BIT;
464 }
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400465
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000466#if FAULT_INJECTION_SUPPORT
467 /* Enable fault injection from lower ELs */
468 scr_el3 |= SCR_FIEN_BIT;
469#endif
470
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100471#if CTX_INCLUDE_PAUTH_REGS
472 /*
473 * Enable Pointer Authentication globally for all the worlds.
474 *
475 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
476 * other than EL3
477 *
478 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
479 * than EL3
480 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000481 if (is_armv8_3_pauth_present()) {
482 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
483 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100484#endif /* CTX_INCLUDE_PAUTH_REGS */
485
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000486 /*
Mark Brown293a6612023-03-14 20:48:43 +0000487 * SCR_EL3.PIEN: Enable permission indirection and overlay
488 * registers for AArch64 if present.
489 */
490 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
491 scr_el3 |= SCR_PIEN_BIT;
492 }
493
494 /*
Mark Brown326f2952023-03-14 21:33:04 +0000495 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
496 */
497 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
498 scr_el3 |= SCR_GCSEn_BIT;
499 }
500
501 /*
David Cunadofee86532017-04-13 22:38:29 +0100502 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
503 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
504 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500505 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
506 * same conditions as HVC instructions and when the processor supports
507 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500508 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
509 * CNTPOFF_EL2 register under the same conditions as HVC instructions
510 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100511 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000512 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
513 || ((GET_RW(ep->spsr) != MODE_RW_64)
514 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100515 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500516
Andre Przywarae8920f62022-11-10 14:28:01 +0000517 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500518 scr_el3 |= SCR_FGTEN_BIT;
519 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500520
Andre Przywarac3464182022-11-17 17:30:43 +0000521 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500522 scr_el3 |= SCR_ECVEN_BIT;
523 }
David Cunadofee86532017-04-13 22:38:29 +0100524 }
525
johpow013e24c162020-04-22 14:05:13 -0500526 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000527 if (is_feat_twed_supported()) {
528 /* Set delay in SCR_EL3 */
529 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
530 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
531 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500532
Andre Przywara0cf77402023-01-27 12:25:49 +0000533 /* Enable WFE delay */
534 scr_el3 |= SCR_TWEDEn_BIT;
535 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100536
537#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
538 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
539 if (is_feat_sel2_supported()) {
540 scr_el3 |= SCR_EEL2_BIT;
541 }
542#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500543
Tushar Khandelwalb59ded32024-03-15 15:00:29 +0000544 if (is_feat_mec_supported()) {
545 scr_el3 |= SCR_MECEn_BIT;
546 }
547
David Cunadofee86532017-04-13 22:38:29 +0100548 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100549 * Populate EL3 state so that we've the right context
550 * before doing ERET
551 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100552 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
553 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
554 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
555
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100556 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
557 mdcr_el3 = MDCR_EL3_RESET_VAL;
558
559 /* ---------------------------------------------------------------------
560 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
561 * Some fields are architecturally UNKNOWN on reset.
562 *
563 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
564 * Debug exceptions, other than Breakpoint Instruction exceptions, are
565 * disabled from all ELs in Secure state.
566 *
567 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
568 * privileged debug from S-EL1.
569 *
570 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
571 * access to the powerdown debug registers do not trap to EL3.
572 *
573 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
574 * debug registers, other than those registers that are controlled by
575 * MDCR_EL3.TDOSA.
576 */
577 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
578 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
579 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
580
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000581#if IMAGE_BL31
582 /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
583 if (is_feat_trf_supported()) {
584 trf_enable(ctx);
585 }
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000586
Manish Pandeya14fb252024-06-22 00:00:18 +0100587 if (is_feat_tcr2_supported()) {
588 tcr2_enable(ctx);
589 }
590
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000591 pmuv3_enable(ctx);
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000592#endif /* IMAGE_BL31 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100593
Andrew Thoelke4e126072014-06-04 21:10:52 +0100594 /*
595 * Store the X0-X7 value from the entrypoint into the context
596 * Use memcpy as we are in control of the layout of the structures
597 */
598 gp_regs = get_gpregs_ctx(ctx);
599 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
600}
601
602/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600603 * Context management library initialization routine. This library is used by
604 * runtime services to share pointers to 'cpu_context' structures for secure
605 * non-secure and realm states. Management of the structures and their associated
606 * memory is not done by the context management library e.g. the PSCI service
607 * manages the cpu context used for entry from and exit to the non-secure state.
608 * The Secure payload dispatcher service manages the context(s) corresponding to
609 * the secure state. It also uses this library to get access to the non-secure
610 * state cpu context pointers.
611 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
612 * which will be used for programming an entry into a lower EL. The same context
613 * will be used to save state upon exception entry from that EL.
614 ******************************************************************************/
615void __init cm_init(void)
616{
617 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100618 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600619 * that will be done when the BSS is zeroed out.
620 */
621}
622
623/*******************************************************************************
624 * This is the high-level function used to initialize the cpu_context 'ctx' for
625 * first use. It performs initializations that are common to all security states
626 * and initializations specific to the security state specified in 'ep'
627 ******************************************************************************/
628void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
629{
630 unsigned int security_state;
631
632 assert(ctx != NULL);
633
634 /*
635 * Perform initializations that are common
636 * to all security states
637 */
638 setup_context_common(ctx, ep);
639
640 security_state = GET_SECURITY_STATE(ep->h.attr);
641
642 /* Perform security state specific initializations */
643 switch (security_state) {
644 case SECURE:
645 setup_secure_context(ctx, ep);
646 break;
647#if ENABLE_RME
648 case REALM:
649 setup_realm_context(ctx, ep);
650 break;
651#endif
652 case NON_SECURE:
653 setup_ns_context(ctx, ep);
654 break;
655 default:
656 ERROR("Invalid security state\n");
657 panic();
658 break;
659 }
660}
661
662/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000663 * Enable architecture extensions for EL3 execution. This function only updates
664 * registers in-place which are expected to either never change or be
Boyan Karatotevb2953472024-11-06 14:55:35 +0000665 * overwritten by el3_exit. Expects the core_pos of the current core as argument.
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000666 ******************************************************************************/
667#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000668void cm_manage_extensions_el3(unsigned int my_idx)
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000669{
Boyan Karatotev90b7b752024-11-15 15:03:02 +0000670 if (is_feat_sve_supported()) {
671 sve_init_el3();
672 }
673
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100674 if (is_feat_amu_supported()) {
Boyan Karatotevb2953472024-11-06 14:55:35 +0000675 amu_init_el3(my_idx);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100676 }
677
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000678 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000679 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000680 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100681
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000682 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000683}
684#endif /* IMAGE_BL31 */
685
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000686/******************************************************************************
687 * Function to initialise the registers with the RESET values in the context
688 * memory, which are maintained per world.
689 ******************************************************************************/
690#if IMAGE_BL31
691void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
692{
693 /*
694 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
695 *
696 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
697 * by Advanced SIMD, floating-point or SVE instructions (if
698 * implemented) do not trap to EL3.
699 *
700 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
701 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
702 */
703 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600704
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000705 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600706
707 /*
708 * Initialize MPAM3_EL3 to its default reset value
709 *
710 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
711 * all lower ELn MPAM3_EL3 register access to, trap to EL3
712 */
713
714 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000715}
716#endif /* IMAGE_BL31 */
717
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000718/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100719 * Initialise per_world_context for Non-Secure world.
720 * This function enables the architecture extensions, which have same value
721 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000722 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000723#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100724void manage_extensions_nonsecure_per_world(void)
725{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000726 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
727
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100728 if (is_feat_sme_supported()) {
729 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100730 }
731
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000732 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100733 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
734 }
735
736 if (is_feat_amu_supported()) {
737 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
738 }
739
740 if (is_feat_sys_reg_trace_supported()) {
741 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000742 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600743
744 if (is_feat_mpam_supported()) {
745 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
746 }
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600747
748 if (is_feat_fpmr_supported()) {
749 fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
750 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100751}
752#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000753
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100754/*******************************************************************************
755 * Initialise per_world_context for Secure world.
756 * This function enables the architecture extensions, which have same value
757 * across the cores for the secure world.
758 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100759static void manage_extensions_secure_per_world(void)
760{
761#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000762 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
763
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000764 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100765
766 if (ENABLE_SME_FOR_SWD) {
767 /*
768 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
769 * SME, SVE, and FPU/SIMD context properly managed.
770 */
771 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
772 } else {
773 /*
774 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
775 * world can safely use the associated registers.
776 */
777 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
778 }
779 }
780 if (is_feat_sve_supported()) {
781 if (ENABLE_SVE_FOR_SWD) {
782 /*
783 * Enable SVE and FPU in secure context, SPM must ensure
784 * that the SVE and FPU register contexts are properly managed.
785 */
786 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
787 } else {
788 /*
789 * Disable SVE and FPU in secure context so non-secure world
790 * can safely use them.
791 */
792 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
793 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000794 }
795
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100796 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000797 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100798 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000799 }
800
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100801 has_secure_perworld_init = true;
802#endif /* IMAGE_BL31 */
803}
804
805/*******************************************************************************
806 * Enable architecture extensions on first entry to Non-secure world.
807 ******************************************************************************/
808static void manage_extensions_nonsecure(cpu_context_t *ctx)
809{
810#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000811 /* NOTE: registers are not context switched */
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100812 if (is_feat_amu_supported()) {
813 amu_enable(ctx);
814 }
815
816 if (is_feat_sme_supported()) {
817 sme_enable(ctx);
818 }
819
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500820 if (is_feat_fgt2_supported()) {
821 fgt2_enable(ctx);
822 }
823
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500824 if (is_feat_debugv8p9_supported()) {
825 debugv8p9_extended_bp_wp_enable(ctx);
826 }
827
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000828 /*
829 * SPE, TRBE, and BRBE have multi-field enables that affect which world
830 * they apply to. Despite this, it is useful to ignore these for
831 * simplicity in determining the feature's per world enablement status.
832 * This is only possible when context is written per-world. Relied on
833 * by SMCCC_ARCH_FEATURE_AVAILABILITY
834 */
835 if (is_feat_spe_supported()) {
836 spe_enable(ctx);
837 }
838
Manish Pandeya14fb252024-06-22 00:00:18 +0100839 if (!check_if_trbe_disable_affected_core()) {
840 if (is_feat_trbe_supported()) {
841 trbe_enable(ctx);
842 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000843 }
844
Boyan Karatotev066978e2024-10-18 11:02:54 +0100845 if (is_feat_brbe_supported()) {
846 brbe_enable(ctx);
847 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000848#endif /* IMAGE_BL31 */
849}
850
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000851/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
852static __unused void enable_pauth_el2(void)
853{
854 u_register_t hcr_el2 = read_hcr_el2();
855 /*
856 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
857 * accessing key registers or using pointer authentication instructions
858 * from lower ELs.
859 */
860 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
861
862 write_hcr_el2(hcr_el2);
863}
864
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500865#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000866/*******************************************************************************
867 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
868 * world when EL2 is empty and unused.
869 ******************************************************************************/
870static void manage_extensions_nonsecure_el2_unused(void)
871{
872#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000873 if (is_feat_spe_supported()) {
874 spe_init_el2_unused();
875 }
876
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100877 if (is_feat_amu_supported()) {
878 amu_init_el2_unused();
879 }
880
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000881 if (is_feat_mpam_supported()) {
882 mpam_init_el2_unused();
883 }
884
885 if (is_feat_trbe_supported()) {
886 trbe_init_el2_unused();
887 }
888
889 if (is_feat_sys_reg_trace_supported()) {
890 sys_reg_trace_init_el2_unused();
891 }
892
893 if (is_feat_trf_supported()) {
894 trf_init_el2_unused();
895 }
896
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000897 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000898
899 if (is_feat_sve_supported()) {
900 sve_init_el2_unused();
901 }
902
903 if (is_feat_sme_supported()) {
904 sme_init_el2_unused();
905 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000906
Arvind Ram Prakash9300b602025-03-12 16:45:05 -0500907 if (is_feat_mops_supported() && is_feat_hcx_supported()) {
Arvind Ram Prakashf915deb2025-01-09 17:18:30 -0600908 write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
909 }
910
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000911#if ENABLE_PAUTH
912 enable_pauth_el2();
913#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000914#endif /* IMAGE_BL31 */
915}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500916#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000917
918/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100919 * Enable architecture extensions on first entry to Secure world.
920 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500921static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100922{
923#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000924 if (is_feat_sme_supported()) {
925 if (ENABLE_SME_FOR_SWD) {
926 /*
927 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
928 * must ensure SME, SVE, and FPU/SIMD context properly managed.
929 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000930 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000931 sme_enable(ctx);
932 } else {
933 /*
934 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
935 * world can safely use the associated registers.
936 */
937 sme_disable(ctx);
938 }
939 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000940
941 /*
942 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
943 * sysreg access can. In case the EL1 controls leave them active on
944 * context switch, we want the owning security state to be NS so Secure
945 * can't be DOSed.
946 */
947 if (is_feat_spe_supported()) {
948 spe_disable(ctx);
949 }
950
951 if (is_feat_trbe_supported()) {
952 trbe_disable(ctx);
953 }
johpow019baade32021-07-08 14:14:00 -0500954#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100955}
Soby Mathewb0082d22015-04-09 13:40:55 +0100956
957/*******************************************************************************
958 * The following function initializes the cpu_context for the current CPU
959 * for first use, and sets the initial entrypoint state as specified by the
960 * entry_point_info structure.
961 ******************************************************************************/
962void cm_init_my_context(const entry_point_info_t *ep)
963{
964 cpu_context_t *ctx;
965 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100966 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100967}
968
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000969/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500970static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000971{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500972#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000973 u_register_t hcr_el2 = HCR_RESET_VAL;
974 u_register_t mdcr_el2;
975 u_register_t scr_el3;
976
977 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
978
979 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
980 if ((scr_el3 & SCR_RW_BIT) != 0U) {
981 hcr_el2 |= HCR_RW_BIT;
982 }
983
984 write_hcr_el2(hcr_el2);
985
986 /*
987 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
988 * All fields have architecturally UNKNOWN reset values.
989 */
990 write_cptr_el2(CPTR_EL2_RESET_VAL);
991
992 /*
993 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
994 * reset and are set to zero except for field(s) listed below.
995 *
996 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
997 * Non-secure EL0 and EL1 accesses to the physical timer registers.
998 *
999 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1000 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1001 */
1002 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1003
1004 /*
1005 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1006 * UNKNOWN value.
1007 */
1008 write_cntvoff_el2(0);
1009
1010 /*
1011 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1012 * respectively.
1013 */
1014 write_vpidr_el2(read_midr_el1());
1015 write_vmpidr_el2(read_mpidr_el1());
1016
1017 /*
1018 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1019 *
1020 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1021 * translation is disabled, cache maintenance operations depend on the
1022 * VMID.
1023 *
1024 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1025 * disabled.
1026 */
1027 write_vttbr_el2(VTTBR_RESET_VAL &
1028 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1029 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1030
1031 /*
1032 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1033 * Some fields are architecturally UNKNOWN on reset.
1034 *
1035 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1036 * register accesses to the Debug ROM registers are not trapped to EL2.
1037 *
1038 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1039 * accesses to the powerdown debug registers are not trapped to EL2.
1040 *
1041 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1042 * debug registers do not trap to EL2.
1043 *
1044 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1045 * EL2.
1046 */
1047 mdcr_el2 = MDCR_EL2_RESET_VAL &
1048 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1049 MDCR_EL2_TDE_BIT);
1050
1051 write_mdcr_el2(mdcr_el2);
1052
1053 /*
1054 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1055 *
1056 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1057 * EL1 accesses to System registers do not trap to EL2.
1058 */
1059 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1060
1061 /*
1062 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1063 * reset.
1064 *
1065 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1066 * and prevent timer interrupts.
1067 */
1068 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1069
1070 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001071#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001072}
1073
Soby Mathewb0082d22015-04-09 13:40:55 +01001074/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001075 * Prepare the CPU system registers for first entry into realm, secure, or
1076 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001077 *
1078 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1079 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1080 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1081 * For all entries, the EL1 registers are initialized from the cpu_context
1082 ******************************************************************************/
1083void cm_prepare_el3_exit(uint32_t security_state)
1084{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001085 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001086 cpu_context_t *ctx = cm_get_context(security_state);
1087
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001088 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001089
1090 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001091 uint64_t el2_implemented = el_implemented(2);
1092
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001093 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001094 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001095
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001096 if (el2_implemented != EL_IMPL_NONE) {
1097
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001098 /*
1099 * If context is not being used for EL2, initialize
1100 * HCRX_EL2 with its init value here.
1101 */
1102 if (is_feat_hcx_supported()) {
1103 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1104 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001105
1106 /*
1107 * Initialize Fine-grained trap registers introduced
1108 * by FEAT_FGT so all traps are initially disabled when
1109 * switching to EL2 or a lower EL, preventing undesired
1110 * behavior.
1111 */
1112 if (is_feat_fgt_supported()) {
1113 /*
1114 * Initialize HFG*_EL2 registers with a default
1115 * value so legacy systems unaware of FEAT_FGT
1116 * do not get trapped due to their lack of
1117 * initialization for this feature.
1118 */
1119 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1120 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1121 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1122 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001123
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001124 /* Condition to ensure EL2 is being used. */
1125 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001126 /* Initialize SCTLR_EL2 register with reset value. */
1127 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001128
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001129 /*
1130 * If workaround of errata 764081 for Cortex-A75
1131 * is used then set SCTLR_EL2.IESB to enable
1132 * Implicit Error Synchronization Barrier.
1133 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001134 if (errata_a75_764081_applies()) {
1135 sctlr_el2 |= SCTLR_IESB_BIT;
1136 }
1137
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001138 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001139 } else {
1140 /*
1141 * (scr_el3 & SCR_HCE_BIT==0)
1142 * EL2 implemented but unused.
1143 */
1144 init_nonsecure_el2_unused(ctx);
1145 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001146 }
1147 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001148#if (!CTX_INCLUDE_EL2_REGS)
1149 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001150 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001151#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001152 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001153}
1154
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001155#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001156
1157static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1158{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001159 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001160 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001161 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001162 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001163 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1164 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1165 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1166 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001167}
1168
1169static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1170{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001171 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001172 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001173 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001174 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001175 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1176 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1177 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1178 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001179}
1180
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001181static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1182{
1183 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1184 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1185 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1186 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1187 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1188}
1189
1190static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1191{
1192 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1193 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1194 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1195 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1196 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1197}
1198
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001199static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001200{
1201 u_register_t mpam_idr = read_mpamidr_el1();
1202
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001203 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001204
1205 /*
1206 * The context registers that we intend to save would be part of the
1207 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1208 */
1209 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1210 return;
1211 }
1212
1213 /*
1214 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1215 * MPAMIDR_HAS_HCR_BIT == 1.
1216 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001217 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1218 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1219 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001220
1221 /*
1222 * The number of MPAMVPM registers is implementation defined, their
1223 * number is stored in the MPAMIDR_EL1 register.
1224 */
1225 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1226 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001227 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001228 __fallthrough;
1229 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001230 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001231 __fallthrough;
1232 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001233 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001234 __fallthrough;
1235 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001236 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001237 __fallthrough;
1238 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001239 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001240 __fallthrough;
1241 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001242 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001243 __fallthrough;
1244 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001245 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001246 break;
1247 }
1248}
1249
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001250static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001251{
1252 u_register_t mpam_idr = read_mpamidr_el1();
1253
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001254 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001255
1256 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1257 return;
1258 }
1259
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001260 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1261 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1262 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001263
1264 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1265 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001266 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001267 __fallthrough;
1268 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001269 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001270 __fallthrough;
1271 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001272 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001273 __fallthrough;
1274 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001275 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001276 __fallthrough;
1277 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001278 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001279 __fallthrough;
1280 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001281 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001282 __fallthrough;
1283 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001284 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001285 break;
1286 }
1287}
1288
Manish Pandey238262f2024-02-05 21:40:21 +00001289/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001290 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001291 * ICH_AP0R<n>_EL2
1292 * ICH_AP1R<n>_EL2
1293 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001294 *
1295 * NOTE: For a system with S-EL2 present but not enabled, accessing
1296 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1297 * SCR_EL3.NS = 1 before accessing this register.
1298 * ---------------------------------------------------------------------------
1299 */
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001300static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001301{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001302 u_register_t scr_el3 = read_scr_el3();
1303
Manish Pandey238262f2024-02-05 21:40:21 +00001304#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001305 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001306#else
Manish Pandey238262f2024-02-05 21:40:21 +00001307 write_scr_el3(scr_el3 | SCR_NS_BIT);
1308 isb();
1309
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001310 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001311
1312 write_scr_el3(scr_el3);
1313 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001314#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001315 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001316
1317 if (errata_ich_vmcr_el2_applies()) {
1318 if (security_state == SECURE) {
1319 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1320 } else {
1321 write_scr_el3(scr_el3 | SCR_NS_BIT);
1322 }
1323 isb();
1324 }
1325
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001326 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001327
1328 if (errata_ich_vmcr_el2_applies()) {
1329 write_scr_el3(scr_el3);
1330 isb();
1331 }
Manish Pandey238262f2024-02-05 21:40:21 +00001332}
1333
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001334static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001335{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001336 u_register_t scr_el3 = read_scr_el3();
1337
Manish Pandey238262f2024-02-05 21:40:21 +00001338#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001339 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001340#else
Manish Pandey238262f2024-02-05 21:40:21 +00001341 write_scr_el3(scr_el3 | SCR_NS_BIT);
1342 isb();
1343
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001344 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001345
1346 write_scr_el3(scr_el3);
1347 isb();
1348#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001349 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001350
1351 if (errata_ich_vmcr_el2_applies()) {
1352 if (security_state == SECURE) {
1353 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1354 } else {
1355 write_scr_el3(scr_el3 | SCR_NS_BIT);
1356 }
1357 isb();
1358 }
1359
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001360 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001361
1362 if (errata_ich_vmcr_el2_applies()) {
1363 write_scr_el3(scr_el3);
1364 isb();
1365 }
Manish Pandey238262f2024-02-05 21:40:21 +00001366}
1367
1368/* -----------------------------------------------------
1369 * The following registers are not added:
1370 * AMEVCNTVOFF0<n>_EL2
1371 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001372 * -----------------------------------------------------
1373 */
1374static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1375{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001376 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1377 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1378 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1379 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1380 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1381 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1382 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001383 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001384 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001385 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001386 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1387 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1388 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1389 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1390 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1391 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1392 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1393 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1394 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1395 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1396 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1397 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1398 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1399 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001400 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1401 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1402 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1403 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001404
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001405 write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1406 write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001407}
1408
1409static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1410{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001411 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1412 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1413 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1414 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1415 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1416 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1417 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001418 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001419 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001420 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001421 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1422 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1423 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1424 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1425 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1426 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1427 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1428 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1429 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1430 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1431 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1432 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1433 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1434 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1435 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1436 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1437 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1438 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1439 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1440 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001441}
1442
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001443/*******************************************************************************
1444 * Save EL2 sysreg context
1445 ******************************************************************************/
1446void cm_el2_sysregs_context_save(uint32_t security_state)
1447{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001448 cpu_context_t *ctx;
1449 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001450
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001451 ctx = cm_get_context(security_state);
1452 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001453
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001454 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001455
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001456 el2_sysregs_context_save_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001457 el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001458
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001459 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001460 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001461 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001462
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001463 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001464 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001465 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001466
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001467 if (is_feat_fgt_supported()) {
1468 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1469 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001470
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001471 if (is_feat_fgt2_supported()) {
1472 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1473 }
1474
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001475 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001476 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001477 }
Andre Przywarac3464182022-11-17 17:30:43 +00001478
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001479 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001480 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1481 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001482 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001483 }
Andre Przywara870627e2023-01-27 12:25:49 +00001484
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001485 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001486 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1487 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001488 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001489
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001490 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001491 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001492 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001493
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001494 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001495 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001496 }
Andre Przywara902c9022022-11-17 17:30:43 +00001497
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001498 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001499 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1500 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001501 }
Andre Przywara902c9022022-11-17 17:30:43 +00001502
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001503 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001504 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001506
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001508 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001510
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001511 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001512 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1513 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001514 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001515
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001516 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001517 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001518 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001519
Sona Mathew29080bb2025-02-03 00:42:47 -06001520 if (is_feat_brbe_supported()) {
1521 write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
1522 }
1523
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001524 if (is_feat_s2pie_supported()) {
1525 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1526 }
1527
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001528 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001529 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1530 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001531 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001532
1533 if (is_feat_sctlr2_supported()) {
1534 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1535 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001536}
1537
1538/*******************************************************************************
1539 * Restore EL2 sysreg context
1540 ******************************************************************************/
1541void cm_el2_sysregs_context_restore(uint32_t security_state)
1542{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001543 cpu_context_t *ctx;
1544 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001545
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001546 ctx = cm_get_context(security_state);
1547 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001548
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001549 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001550
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001551 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001552 el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001553
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001554 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001555 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001556 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001557
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001558 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001559 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001560 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001561
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001562 if (is_feat_fgt_supported()) {
1563 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1564 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001565
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001566 if (is_feat_fgt2_supported()) {
1567 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1568 }
1569
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001570 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001571 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001572 }
Andre Przywarac3464182022-11-17 17:30:43 +00001573
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001574 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001575 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1576 contextidr_el2));
1577 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001578 }
Andre Przywara870627e2023-01-27 12:25:49 +00001579
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001580 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001581 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1582 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001583 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001584
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001585 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001586 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001587 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001588
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001589 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001590 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001591 }
Andre Przywara902c9022022-11-17 17:30:43 +00001592
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001593 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001594 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1595 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001596 }
Andre Przywara902c9022022-11-17 17:30:43 +00001597
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001598 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001599 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001600 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001601
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001602 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001603 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001604 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001605
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001606 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001607 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1608 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001609 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001610
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001611 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001612 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001613 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001614
1615 if (is_feat_s2pie_supported()) {
1616 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1617 }
1618
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001619 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001620 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1621 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001622 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001623
1624 if (is_feat_sctlr2_supported()) {
1625 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1626 }
Sona Mathew29080bb2025-02-03 00:42:47 -06001627
1628 if (is_feat_brbe_supported()) {
1629 write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
1630 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001631}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001632#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001633
Andrew Thoelke4e126072014-06-04 21:10:52 +01001634/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001635 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1636 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1637 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1638 * cm_prepare_el3_exit function.
1639 ******************************************************************************/
1640void cm_prepare_el3_exit_ns(void)
1641{
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001642#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001643#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001644 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1645 assert(ctx != NULL);
1646
Zelalem Aweke20126002022-04-08 16:48:05 -05001647 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001648 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001649 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1650 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001651#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001652
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001653 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001654 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001655 cm_set_next_eret_context(NON_SECURE);
1656#else
1657 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001658#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001659}
1660
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001661#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1662/*******************************************************************************
1663 * The next set of six functions are used by runtime services to save and restore
1664 * EL1 context on the 'cpu_context' structure for the specified security state.
1665 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001666static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1667{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001668 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1669 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001670
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001671#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001672 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1673 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001674#endif /* (!ERRATA_SPECULATIVE_AT) */
1675
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001676 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1677 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1678 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1679 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001680 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1681 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1682 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1683 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1684 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1685 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001686 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1687 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1688 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1689 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1690 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1691 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1692 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001693
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001694 write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
1695 write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
1696 write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
1697
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001698 if (CTX_INCLUDE_AARCH32_REGS) {
1699 /* Save Aarch32 registers */
1700 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1701 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1702 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1703 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1704 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1705 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1706 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001707
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001708 if (NS_TIMER_SWITCH) {
1709 /* Save NS Timer registers */
1710 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1711 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1712 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1713 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1714 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1715 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001716
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001717 if (is_feat_mte2_supported()) {
1718 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1719 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1720 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1721 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1722 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001723
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001724 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001725 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001726 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001727
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001728 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001729 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1730 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001731 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001732
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001733 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001734 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001735 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001736
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001737 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001738 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001739 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001740
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001741 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001742 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001743 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001744
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001745 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001746 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001747 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001748
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001749 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001750 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1751 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001752 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001753
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001754 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001755 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1756 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1757 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1758 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001759 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001760
1761 if (is_feat_the_supported()) {
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001762 write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
1763 write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001764 }
1765
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001766 if (is_feat_sctlr2_supported()) {
1767 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1768 }
1769
Andre Przywara8fc8e182024-08-09 17:04:22 +01001770 if (is_feat_ls64_accdata_supported()) {
1771 write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1772 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001773}
1774
1775static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1776{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001777 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1778 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001779
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001780#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001781 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1782 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001783#endif /* (!ERRATA_SPECULATIVE_AT) */
1784
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001785 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1786 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1787 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1788 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1789 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1790 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1791 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1792 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1793 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1794 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1795 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1796 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1797 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1798 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1799 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1800 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1801 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1802 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1803 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1804 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001805
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001806 if (CTX_INCLUDE_AARCH32_REGS) {
1807 /* Restore Aarch32 registers */
1808 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1809 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1810 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1811 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1812 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1813 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1814 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001815
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001816 if (NS_TIMER_SWITCH) {
1817 /* Restore NS Timer registers */
1818 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1819 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1820 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1821 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1822 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1823 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001824
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001825 if (is_feat_mte2_supported()) {
1826 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1827 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1828 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1829 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1830 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001831
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001832 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001833 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001834 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001835
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001836 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001837 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1838 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001839 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001840
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001841 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001842 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001843 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001844
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001845 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001846 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001847 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001848
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001849 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001850 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001851 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001852
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001853 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001854 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001855 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001856
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001857 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001858 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1859 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001860 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001861
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001862 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001863 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1864 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1865 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1866 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001867 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001868
1869 if (is_feat_the_supported()) {
1870 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1871 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1872 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001873
1874 if (is_feat_sctlr2_supported()) {
1875 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1876 }
1877
Andre Przywara8fc8e182024-08-09 17:04:22 +01001878 if (is_feat_ls64_accdata_supported()) {
1879 write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1880 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001881}
1882
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001883/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001884 * The next couple of functions are used by runtime services to save and restore
1885 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001886 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001887void cm_el1_sysregs_context_save(uint32_t security_state)
1888{
Dan Handleye2712bc2014-04-10 15:37:22 +01001889 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001890
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001891 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001892 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001893
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001894 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001895
1896#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301897 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001898 PUBLISH_EVENT(cm_exited_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301899 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001900 PUBLISH_EVENT(cm_exited_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301901 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001902#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001903}
1904
1905void cm_el1_sysregs_context_restore(uint32_t security_state)
1906{
Dan Handleye2712bc2014-04-10 15:37:22 +01001907 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001908
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001909 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001910 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001911
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001912 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001913
1914#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301915 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001916 PUBLISH_EVENT(cm_entering_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301917 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001918 PUBLISH_EVENT(cm_entering_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301919 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001920#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001921}
1922
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001923#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1924
Achin Gupta7aea9082014-02-01 07:51:28 +00001925/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001926 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1927 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001928 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001929void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001930{
Dan Handleye2712bc2014-04-10 15:37:22 +01001931 cpu_context_t *ctx;
1932 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001933
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001934 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001935 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001936
Andrew Thoelke4e126072014-06-04 21:10:52 +01001937 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001938 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001939 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001940}
1941
1942/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001943 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1944 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001945 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001946void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001947 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001948{
Dan Handleye2712bc2014-04-10 15:37:22 +01001949 cpu_context_t *ctx;
1950 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001951
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001952 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001953 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001954
1955 /* Populate EL3 state so that ERET jumps to the correct entry */
1956 state = get_el3state_ctx(ctx);
1957 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001958 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001959}
1960
1961/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001962 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1963 * pertaining to the given security state using the value and bit position
1964 * specified in the parameters. It preserves all other bits.
1965 ******************************************************************************/
1966void cm_write_scr_el3_bit(uint32_t security_state,
1967 uint32_t bit_pos,
1968 uint32_t value)
1969{
1970 cpu_context_t *ctx;
1971 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001972 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001973
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001974 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001975 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001976
1977 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001978 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001979
1980 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001981 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001982
1983 /*
1984 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1985 * and set it to its new value.
1986 */
1987 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001988 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001989 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001990 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001991 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1992}
1993
1994/*******************************************************************************
1995 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1996 * given security state.
1997 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001998u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001999{
Nithin Ge4a1c592024-04-19 18:02:02 +05302000 const cpu_context_t *ctx;
2001 const el3_state_t *state;
Achin Gupta27b895e2014-05-04 18:38:28 +01002002
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002003 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002004 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002005
2006 /* Populate EL3 state so that ERET jumps to the correct entry */
2007 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002008 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01002009}
2010
2011/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002012 * This function is used to program the context that's used for exception
2013 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2014 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00002015 ******************************************************************************/
2016void cm_set_next_eret_context(uint32_t security_state)
2017{
Dan Handleye2712bc2014-04-10 15:37:22 +01002018 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002019
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002020 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002021 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002022
Andrew Thoelke4e126072014-06-04 21:10:52 +01002023 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002024}