blob: 941958372f8f0d4be6ec1a7241a0afa700c0083c [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Sona Mathew29080bb2025-02-03 00:42:47 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000011#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010012#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010013#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010016#include <lib/extensions/sysreg128.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010018/**********************************************************************
19 * Macros which create inline functions to read or write CPU system
20 * registers
21 *********************************************************************/
22
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000023#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090024static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000025{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090026 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000027 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
28 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010029}
30
Andre Przywara23b57bb2022-11-14 10:39:48 +000031#define _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name) \
32static inline u_register_t read_ ## _name(void) \
33{ \
34 u_register_t v; \
35 __asm__ ("mrs %0, " #_reg_name : "=r" (v)); \
36 return v; \
37}
38
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000039#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090040static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000041{ \
42 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010043}
44
Roberto Vargasc51cdb72017-09-18 09:53:25 +010045#define SYSREG_WRITE_CONST(reg_name, v) \
46 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010047
48/* Define read function for system register */
49#define DEFINE_SYSREG_READ_FUNC(_name) \
50 _DEFINE_SYSREG_READ_FUNC(_name, _name)
51
52/* Define read & write function for system register */
53#define DEFINE_SYSREG_RW_FUNCS(_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
55 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
56
57/* Define read & write function for renamed system register */
58#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
59 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
60 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
61
Achin Gupta92712a52015-09-03 14:18:02 +010062/* Define read function for renamed system register */
63#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
64 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
65
66/* Define write function for renamed system register */
67#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
68 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
69
Andre Przywara23b57bb2022-11-14 10:39:48 +000070/* Define read function for ID register (w/o volatile qualifier) */
71#define DEFINE_IDREG_READ_FUNC(_name) \
72 _DEFINE_SYSREG_READ_FUNC_NV(_name, _name)
73
74/* Define read function for renamed ID register (w/o volatile qualifier) */
75#define DEFINE_RENAME_IDREG_READ_FUNC(_name, _reg_name) \
76 _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name)
77
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010078/**********************************************************************
79 * Macros to create inline functions for system instructions
80 *********************************************************************/
81
82/* Define function for simple system instruction */
83#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010084static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010085{ \
86 __asm__ (#_op); \
87}
88
Alexei Fedorovb8f26e92020-02-06 17:11:03 +000089/* Define function for system instruction with register parameter */
90#define DEFINE_SYSOP_PARAM_FUNC(_op) \
91static inline void _op(uint64_t v) \
92{ \
93 __asm__ (#_op " %0" : : "r" (v)); \
94}
95
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010096/* Define function for system instruction with type specifier */
97#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010098static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010099{ \
Andre Przywara5c29cba2020-10-16 18:19:03 +0100100 __asm__ (#_op " " #_type : : : "memory"); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100101}
102
103/* Define function for system instruction with register parameter */
104#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
105static inline void _op ## _type(uint64_t v) \
106{ \
107 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
108}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110/*******************************************************************************
111 * TLB maintenance accessor prototypes
112 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000113
Soby Mathew16d006b2019-05-03 13:17:56 +0100114#if ERRATA_A57_813419 || ERRATA_A76_1286807
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000115/*
116 * Define function for TLBI instruction with type specifier that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100117 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
118 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000119 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100120#define DEFINE_TLBIOP_ERRATA_TYPE_FUNC(_type)\
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000121static inline void tlbi ## _type(void) \
122{ \
123 __asm__("tlbi " #_type "\n" \
124 "dsb ish\n" \
125 "tlbi " #_type); \
126}
127
128/*
129 * Define function for TLBI instruction with register parameter that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100130 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
131 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000132 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100133#define DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(_type) \
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000134static inline void tlbi ## _type(uint64_t v) \
135{ \
136 __asm__("tlbi " #_type ", %0\n" \
137 "dsb ish\n" \
138 "tlbi " #_type ", %0" : : "r" (v)); \
139}
140#endif /* ERRATA_A57_813419 */
141
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000142#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
143/*
144 * Define function for DC instruction with register parameter that enables
145 * the workaround for errata 819472, 824069 and 827319 of Cortex-A53.
146 */
147#define DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(_name, _type) \
148static inline void dc ## _name(uint64_t v) \
149{ \
150 __asm__("dc " #_type ", %0" : : "r" (v)); \
151}
152#endif /* ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 */
153
Soby Mathew16d006b2019-05-03 13:17:56 +0100154#if ERRATA_A57_813419
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100155DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
156DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
157DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
158DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100159DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
160DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
161DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
162#elif ERRATA_A76_1286807
163DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1)
164DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1is)
165DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2)
166DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2is)
167DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
168DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
169DEFINE_TLBIOP_ERRATA_TYPE_FUNC(vmalle1)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000170#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100171DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
172DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
173DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
174DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100175DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
176DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
177DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Soby Mathew16d006b2019-05-03 13:17:56 +0100178#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
Soby Mathew16d006b2019-05-03 13:17:56 +0100180#if ERRATA_A57_813419
Antonio Nino Diazac998032017-02-27 17:23:54 +0000181DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
182DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
183DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
184DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100185DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
186DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
187#elif ERRATA_A76_1286807
188DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaae1is)
189DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaale1is)
190DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae2is)
191DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale2is)
192DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
193DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000194#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100195DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
196DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
197DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
198DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000199DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
200DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000201#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000202
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203/*******************************************************************************
204 * Cache maintenance accessor prototypes
205 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100206DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
207DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000208#if ERRATA_A53_827319
209DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(csw, cisw)
210#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100211DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000212#endif
213#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
214DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvac, civac)
215#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100216DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000217#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100218DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
219DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000220#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
221DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvau, civac)
222#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100223DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000224#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100225DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
226
Varun Wadekar97625e32015-03-13 14:59:03 +0530227/*******************************************************************************
228 * Address translation accessor prototypes
229 ******************************************************************************/
230DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
231DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
232DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
233DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100234DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100235DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100236DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530237
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000238/*******************************************************************************
239 * Strip Pointer Authentication Code
240 ******************************************************************************/
Boyan Karatotevaebc7e92025-04-02 11:16:18 +0100241static inline u_register_t xpaci(u_register_t arg)
242{
243 register u_register_t x0 asm("x0") = arg;
244
245 /* `xpaci x0` for compatibility with older compiler and/or older -march */
246 __asm__ (".arch armv8.3-a; xpaci %0\n" : "+r" (x0));
247
248 return x0;
249}
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000250
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000251void flush_dcache_range(uintptr_t addr, size_t size);
Robert Wakim48e6b572021-10-21 15:39:56 +0100252void flush_dcache_to_popa_range(uintptr_t addr, size_t size);
Olivier Deprezc80d0de2024-01-17 15:12:04 +0100253void flush_dcache_to_popa_range_mte2(uintptr_t addr, size_t size);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000254void clean_dcache_range(uintptr_t addr, size_t size);
255void inv_dcache_range(uintptr_t addr, size_t size);
Masahiro Yamada019b4f82020-04-02 15:35:19 +0900256bool is_dcache_enabled(void);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000257
258void dcsw_op_louis(u_register_t op_type);
259void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100260
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100261void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100262void disable_mmu_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600263void disable_mpu_el2(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100264void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100265void disable_mmu_icache_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600266void disable_mpu_icache_el2(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100267
Achin Gupta4f6ad662013-10-25 09:08:21 +0100268/*******************************************************************************
269 * Misc. accessor prototypes
270 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100271
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100272#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
273#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274
Govindraj Raja82076072025-03-07 09:30:42 -0600275
276#if ENABLE_FEAT_D128 && !defined(SPD_tspd)
277/* Don't use mrrs/msrr read/write implementation with tspd,
278 * While using SPD=tspd, tspd compiles with current arch_helpers
279 * thus trying to use mrrs/msrr read/write from Secure-world.
280 * SCR_EL3.D128en is set only for Non-Secure world, which may cause
281 * panic while using mrrs/msrr from tspd secure world.
282 */
Govindraj Rajae63794e2024-09-06 15:43:43 +0100283DECLARE_SYSREG128_RW_FUNCS(par_el1)
Govindraj Raja82076072025-03-07 09:30:42 -0600284
285DECLARE_SYSREG128_RW_FUNCS(ttbr0_el1)
286DECLARE_SYSREG128_RW_FUNCS(ttbr1_el1)
287
288DECLARE_SYSREG128_RW_FUNCS(ttbr0_el2)
289DECLARE_SYSREG128_RW_FUNCS(ttbr1_el2)
290DECLARE_SYSREG128_RW_FUNCS(vttbr_el2)
291
292/* FEAT_THE Registers */
293DECLARE_SYSREG128_RW_FUNCS(rcwmask_el1)
294DECLARE_SYSREG128_RW_FUNCS(rcwsmask_el1)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100295#else
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000296DEFINE_SYSREG_RW_FUNCS(par_el1)
Govindraj Raja82076072025-03-07 09:30:42 -0600297
298DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
299DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
300
301DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
302DEFINE_RENAME_SYSREG_RW_FUNCS(ttbr1_el2, TTBR1_EL2)
303DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
304
305/* FEAT_THE Registers */
306DEFINE_RENAME_SYSREG_RW_FUNCS(rcwmask_el1, RCWMASK_EL1)
307DEFINE_RENAME_SYSREG_RW_FUNCS(rcwsmask_el1, RCWSMASK_EL1)
308
309#endif /* ENABLE_FEAT_D128 && !defined(SPD_tspd) */
Govindraj Rajae63794e2024-09-06 15:43:43 +0100310
Andre Przywara23b57bb2022-11-14 10:39:48 +0000311DEFINE_IDREG_READ_FUNC(id_pfr1_el1)
312DEFINE_IDREG_READ_FUNC(id_aa64isar0_el1)
313DEFINE_IDREG_READ_FUNC(id_aa64isar1_el1)
314DEFINE_RENAME_IDREG_READ_FUNC(id_aa64isar2_el1, ID_AA64ISAR2_EL1)
315DEFINE_IDREG_READ_FUNC(id_aa64pfr0_el1)
316DEFINE_IDREG_READ_FUNC(id_aa64pfr1_el1)
Maksims Svecovsdf4ad842023-03-24 13:05:09 +0000317DEFINE_RENAME_IDREG_READ_FUNC(id_aa64pfr2_el1, ID_AA64PFR2_EL1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000318DEFINE_IDREG_READ_FUNC(id_aa64dfr0_el1)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000319DEFINE_IDREG_READ_FUNC(id_aa64dfr1_el1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000320DEFINE_IDREG_READ_FUNC(id_afr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100321DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000322DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100323DEFINE_SYSREG_RW_FUNCS(daif)
324DEFINE_SYSREG_RW_FUNCS(spsr_el1)
325DEFINE_SYSREG_RW_FUNCS(spsr_el2)
326DEFINE_SYSREG_RW_FUNCS(spsr_el3)
327DEFINE_SYSREG_RW_FUNCS(elr_el1)
328DEFINE_SYSREG_RW_FUNCS(elr_el2)
329DEFINE_SYSREG_RW_FUNCS(elr_el3)
Venkatesh Yadav Abbarapuf80014d2020-11-27 02:58:24 -0700330DEFINE_SYSREG_RW_FUNCS(mdccsr_el0)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500331DEFINE_SYSREG_RW_FUNCS(mdccint_el1)
Venkatesh Yadav Abbarapuf80014d2020-11-27 02:58:24 -0700332DEFINE_SYSREG_RW_FUNCS(dbgdtrrx_el0)
333DEFINE_SYSREG_RW_FUNCS(dbgdtrtx_el0)
Manish Pandeycabcad52022-06-23 10:43:31 +0100334DEFINE_SYSREG_RW_FUNCS(sp_el1)
335DEFINE_SYSREG_RW_FUNCS(sp_el2)
Chris Kayb8c87032024-11-11 14:49:55 +0000336DEFINE_SYSREG_RW_FUNCS(dbgprcr_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100337
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100338DEFINE_SYSOP_FUNC(wfi)
339DEFINE_SYSOP_FUNC(wfe)
340DEFINE_SYSOP_FUNC(sev)
341DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000342DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000343DEFINE_SYSOP_TYPE_FUNC(dmb, st)
344DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000345DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Robert Wakim48e6b572021-10-21 15:39:56 +0100346DEFINE_SYSOP_TYPE_FUNC(dsb, osh)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100347DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000348DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Robert Wakim48e6b572021-10-21 15:39:56 +0100349DEFINE_SYSOP_TYPE_FUNC(dsb, oshst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000350DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
351DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
352DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
353DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
354DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
355DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
356DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100357DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000358DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100359DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100360
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000361static inline void enable_irq(void)
362{
363 /*
364 * The compiler memory barrier will prevent the compiler from
365 * scheduling non-volatile memory access after the write to the
366 * register.
367 *
368 * This could happen if some initialization code issues non-volatile
369 * accesses to an area used by an interrupt handler, in the assumption
370 * that it is safe as the interrupts are disabled at the time it does
371 * that (according to program order). However, non-volatile accesses
372 * are not necessarily in program order relatively with volatile inline
373 * assembly statements (and volatile accesses).
374 */
375 COMPILER_BARRIER();
376 write_daifclr(DAIF_IRQ_BIT);
377 isb();
378}
379
380static inline void enable_fiq(void)
381{
382 COMPILER_BARRIER();
383 write_daifclr(DAIF_FIQ_BIT);
384 isb();
385}
386
387static inline void enable_serror(void)
388{
389 COMPILER_BARRIER();
390 write_daifclr(DAIF_ABT_BIT);
391 isb();
392}
393
394static inline void enable_debug_exceptions(void)
395{
396 COMPILER_BARRIER();
397 write_daifclr(DAIF_DBG_BIT);
398 isb();
399}
400
401static inline void disable_irq(void)
402{
403 COMPILER_BARRIER();
404 write_daifset(DAIF_IRQ_BIT);
405 isb();
406}
407
408static inline void disable_fiq(void)
409{
410 COMPILER_BARRIER();
411 write_daifset(DAIF_FIQ_BIT);
412 isb();
413}
414
415static inline void disable_serror(void)
416{
417 COMPILER_BARRIER();
418 write_daifset(DAIF_ABT_BIT);
419 isb();
420}
421
422static inline void disable_debug_exceptions(void)
423{
424 COMPILER_BARRIER();
425 write_daifset(DAIF_DBG_BIT);
426 isb();
427}
428
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100429void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
430 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100431
432/*******************************************************************************
433 * System register accessor prototypes
434 ******************************************************************************/
Andre Przywara23b57bb2022-11-14 10:39:48 +0000435DEFINE_IDREG_READ_FUNC(midr_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100436DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000437DEFINE_IDREG_READ_FUNC(id_aa64mmfr0_el1)
438DEFINE_IDREG_READ_FUNC(id_aa64mmfr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100439
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100440DEFINE_SYSREG_RW_FUNCS(scr_el3)
441DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100442
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100443DEFINE_SYSREG_RW_FUNCS(vbar_el1)
444DEFINE_SYSREG_RW_FUNCS(vbar_el2)
445DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100446
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100447DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
448DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
449DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100450
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100451DEFINE_SYSREG_RW_FUNCS(actlr_el1)
452DEFINE_SYSREG_RW_FUNCS(actlr_el2)
453DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100454
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100455DEFINE_SYSREG_RW_FUNCS(esr_el1)
456DEFINE_SYSREG_RW_FUNCS(esr_el2)
457DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100458
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100459DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
460DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
461DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100462
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100463DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
464DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
465DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100466
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100467DEFINE_SYSREG_RW_FUNCS(far_el1)
468DEFINE_SYSREG_RW_FUNCS(far_el2)
469DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100470
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100471DEFINE_SYSREG_RW_FUNCS(mair_el1)
472DEFINE_SYSREG_RW_FUNCS(mair_el2)
473DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100474
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100475DEFINE_SYSREG_RW_FUNCS(amair_el1)
476DEFINE_SYSREG_RW_FUNCS(amair_el2)
477DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100478
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100479DEFINE_SYSREG_READ_FUNC(rvbar_el1)
480DEFINE_SYSREG_READ_FUNC(rvbar_el2)
481DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100482
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100483DEFINE_SYSREG_RW_FUNCS(rmr_el1)
484DEFINE_SYSREG_RW_FUNCS(rmr_el2)
485DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100486
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100487DEFINE_SYSREG_RW_FUNCS(tcr_el1)
488DEFINE_SYSREG_RW_FUNCS(tcr_el2)
489DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100490
Govindraj Rajae63794e2024-09-06 15:43:43 +0100491DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000492
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100493DEFINE_SYSREG_RW_FUNCS(cptr_el2)
494DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100495
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100496DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
497DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000498DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
499DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
500DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100501DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
502DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
503DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000504DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
505DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
506DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100507DEFINE_SYSREG_READ_FUNC(cntpct_el0)
508DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000509DEFINE_SYSREG_RW_FUNCS(cntv_ctl_el0)
510DEFINE_SYSREG_RW_FUNCS(cntv_cval_el0)
511DEFINE_SYSREG_RW_FUNCS(cntkctl_el1)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100512
Manish Pandey5693afe2021-10-06 17:28:09 +0100513DEFINE_SYSREG_RW_FUNCS(vtcr_el2)
514
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000515#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
516 CNTP_CTL_ENABLE_MASK)
517#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
518 CNTP_CTL_IMASK_MASK)
519#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
520 CNTP_CTL_ISTATUS_MASK)
521
522#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
523#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
524
525#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
526#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
527
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000528DEFINE_SYSREG_RW_FUNCS(tpidr_el0)
529DEFINE_SYSREG_RW_FUNCS(tpidr_el1)
530DEFINE_SYSREG_RW_FUNCS(tpidr_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100531DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100532
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100533DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
534
Andrew Thoelke4e126072014-06-04 21:10:52 +0100535DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
536DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
537
Boyan Karatoteva6989892023-05-15 15:09:16 +0100538DEFINE_SYSREG_RW_FUNCS(hacr_el2)
539DEFINE_SYSREG_RW_FUNCS(hpfar_el2)
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000540
Boyan Karatoteva6989892023-05-15 15:09:16 +0100541DEFINE_SYSREG_RW_FUNCS(dbgvcr32_el2)
542DEFINE_RENAME_SYSREG_RW_FUNCS(ich_hcr_el2, ICH_HCR_EL2)
543DEFINE_RENAME_SYSREG_RW_FUNCS(ich_vmcr_el2, ICH_VMCR_EL2)
544
Soby Mathew26fb90e2015-01-06 21:36:55 +0000545DEFINE_SYSREG_READ_FUNC(isr_el1)
546
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500547DEFINE_SYSREG_RW_FUNCS(mdscr_el1)
David Cunado5f55e282016-10-31 17:37:34 +0000548DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100549DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000550DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100551DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000552
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000553DEFINE_SYSREG_RW_FUNCS(csselr_el1)
554DEFINE_SYSREG_RW_FUNCS(tpidrro_el0)
555DEFINE_SYSREG_RW_FUNCS(contextidr_el1)
556DEFINE_SYSREG_RW_FUNCS(spsr_abt)
557DEFINE_SYSREG_RW_FUNCS(spsr_und)
558DEFINE_SYSREG_RW_FUNCS(spsr_irq)
559DEFINE_SYSREG_RW_FUNCS(spsr_fiq)
560DEFINE_SYSREG_RW_FUNCS(dacr32_el2)
561DEFINE_SYSREG_RW_FUNCS(ifsr32_el2)
562
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000563/* GICv3 System Registers */
564
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100565DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
566DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
567DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
568DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100569DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100570DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000571DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100572DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
573DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
574DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
575DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
576DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
577DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
578DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100579DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000580DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Florian Lugoud4e25032021-09-08 12:40:24 +0200581DEFINE_RENAME_SYSREG_RW_FUNCS(icc_asgi1r, ICC_ASGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100582
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100583DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0)
584DEFINE_RENAME_SYSREG_READ_FUNC(amcgcr_el0, AMCGCR_EL0)
johpow01fa59c6f2020-10-02 13:41:11 -0500585DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0)
586DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100587DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
588DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
589DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
590DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
Boyan Karatotevb2953472024-11-06 14:55:35 +0000591DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr00_el0, AMEVCNTR00_EL0);
592DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr01_el0, AMEVCNTR01_EL0);
593DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr02_el0, AMEVCNTR02_EL0);
594DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr03_el0, AMEVCNTR03_EL0);
595
596DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr10_el0, AMEVCNTR10_EL0);
597DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr11_el0, AMEVCNTR11_EL0);
598DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr12_el0, AMEVCNTR12_EL0);
599DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr13_el0, AMEVCNTR13_EL0);
600DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr14_el0, AMEVCNTR14_EL0);
601DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr15_el0, AMEVCNTR15_EL0);
602DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr16_el0, AMEVCNTR16_EL0);
603DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr17_el0, AMEVCNTR17_EL0);
604DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr18_el0, AMEVCNTR18_EL0);
605DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr19_el0, AMEVCNTR19_EL0);
606DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1a_el0, AMEVCNTR1A_EL0);
607DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1b_el0, AMEVCNTR1B_EL0);
608DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1c_el0, AMEVCNTR1C_EL0);
609DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1d_el0, AMEVCNTR1D_EL0);
610DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1e_el0, AMEVCNTR1E_EL0);
611DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1f_el0, AMEVCNTR1F_EL0);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100612
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100613DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100614
David Cunadoce88eee2017-10-20 11:30:57 +0100615DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
616DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
617
Andre Przywara23b57bb2022-11-14 10:39:48 +0000618DEFINE_RENAME_IDREG_READ_FUNC(id_aa64smfr0_el1, ID_AA64SMFR0_EL1)
johpow019baade32021-07-08 14:14:00 -0500619DEFINE_RENAME_SYSREG_RW_FUNCS(smcr_el3, SMCR_EL3)
Boyan Karatoteva6193b32024-09-20 13:37:51 +0100620DEFINE_RENAME_SYSREG_RW_FUNCS(svcr, SVCR)
johpow019baade32021-07-08 14:14:00 -0500621
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000622DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
623DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
624
625DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
626DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
627DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
628DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
629DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
630DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
631
Andre Przywara902c9022022-11-17 17:30:43 +0000632DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el2, SCXTNUM_EL2)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500633DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el1, SCXTNUM_EL1)
634DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el0, SCXTNUM_EL0)
Andre Przywara902c9022022-11-17 17:30:43 +0000635
Andre Przywara98908b32022-11-17 16:42:09 +0000636/* Armv8.1 VHE Registers */
637DEFINE_RENAME_SYSREG_RW_FUNCS(contextidr_el2, CONTEXTIDR_EL2)
Andre Przywara98908b32022-11-17 16:42:09 +0000638
Andre Przywara84b86532022-11-17 16:42:09 +0000639/* Armv8.2 ID Registers */
Andre Przywara23b57bb2022-11-14 10:39:48 +0000640DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000641
Andre Przywara870627e2023-01-27 12:25:49 +0000642/* Armv8.2 RAS Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500643DEFINE_RENAME_SYSREG_RW_FUNCS(disr_el1, DISR_EL1)
Andre Przywara870627e2023-01-27 12:25:49 +0000644DEFINE_RENAME_SYSREG_RW_FUNCS(vdisr_el2, VDISR_EL2)
645DEFINE_RENAME_SYSREG_RW_FUNCS(vsesr_el2, VSESR_EL2)
646
Andre Przywara84b86532022-11-17 16:42:09 +0000647/* Armv8.2 MPAM Registers */
648DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
649DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
650DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
651DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
652DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm0_el2, MPAMVPM0_EL2)
653DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm1_el2, MPAMVPM1_EL2)
654DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm2_el2, MPAMVPM2_EL2)
655DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm3_el2, MPAMVPM3_EL2)
656DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm4_el2, MPAMVPM4_EL2)
657DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm5_el2, MPAMVPM5_EL2)
658DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm6_el2, MPAMVPM6_EL2)
659DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm7_el2, MPAMVPM7_EL2)
660DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpmv_el2, MPAMVPMV_EL2)
661
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000662/* Armv8.3 Pointer Authentication Registers */
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000663DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
664DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000665
Daniel Boulby60786e72021-10-22 11:37:34 +0100666/* Armv8.4 Data Independent Timing Register */
667DEFINE_RENAME_SYSREG_RW_FUNCS(dit, DIT)
668
Andre Przywara06ea44e2022-11-17 17:30:43 +0000669/* Armv8.4 FEAT_TRF Register */
670DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el2, TRFCR_EL2)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500671DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el1, TRFCR_EL1)
Andre Przywaraedc449d2023-01-27 14:09:20 +0000672DEFINE_RENAME_SYSREG_RW_FUNCS(vncr_el2, VNCR_EL2)
Andre Przywara06ea44e2022-11-17 17:30:43 +0000673
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100674/* Armv8.5 MTE Registers */
675DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1)
676DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1)
677DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1)
678DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1)
Boyan Karatoteva6989892023-05-15 15:09:16 +0100679DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el2, TFSR_EL2)
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100680
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000681/* Armv8.5 FEAT_RNG Registers */
Andre Przywarabdc76f12022-11-21 17:07:25 +0000682DEFINE_RENAME_SYSREG_READ_FUNC(rndr, RNDR)
683DEFINE_RENAME_SYSREG_READ_FUNC(rndrrs, RNDRRS)
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000684
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000685/* Armv8.6 FEAT_FGT Registers */
686DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr_el2, HDFGRTR_EL2)
687DEFINE_RENAME_SYSREG_RW_FUNCS(hafgrtr_el2, HAFGRTR_EL2)
688DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr_el2, HDFGWTR_EL2)
689DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr_el2, HFGITR_EL2)
690DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr_el2, HFGRTR_EL2)
691DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2)
692
Andre Przywarac3464182022-11-17 17:30:43 +0000693/* ARMv8.6 FEAT_ECV Register */
694DEFINE_RENAME_SYSREG_RW_FUNCS(cntpoff_el2, CNTPOFF_EL2)
695
johpow01f91e59f2021-08-04 19:38:18 -0500696/* FEAT_HCX Register */
697DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2)
698
Mark Brownc37eee72023-03-14 20:13:03 +0000699/* Armv8.9 system registers */
700DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr3_el1, ID_AA64MMFR3_EL1)
701
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500702/* Armv8.9 FEAT_FGT2 Registers */
703DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr2_el2, HDFGRTR2_EL2)
704DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr2_el2, HDFGWTR2_EL2)
705DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr2_el2, HFGITR2_EL2)
706DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr2_el2, HFGRTR2_EL2)
707DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr2_el2, HFGWTR2_EL2)
708
Mark Brownc37eee72023-03-14 20:13:03 +0000709/* FEAT_TCR2 Register */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500710DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el1, TCR2_EL1)
Mark Brownc37eee72023-03-14 20:13:03 +0000711DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el2, TCR2_EL2)
712
Mark Brown293a6612023-03-14 20:48:43 +0000713/* FEAT_SxPIE Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500714DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el1, PIRE0_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000715DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el2, PIRE0_EL2)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500716DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el1, PIR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000717DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el2, PIR_EL2)
718DEFINE_RENAME_SYSREG_RW_FUNCS(s2pir_el2, S2PIR_EL2)
719
720/* FEAT_SxPOE Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500721DEFINE_RENAME_SYSREG_RW_FUNCS(por_el1, POR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000722DEFINE_RENAME_SYSREG_RW_FUNCS(por_el2, POR_EL2)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500723DEFINE_RENAME_SYSREG_RW_FUNCS(s2por_el1, S2POR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000724
Mark Brown326f2952023-03-14 21:33:04 +0000725/* FEAT_GCS Registers */
726DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el2, GCSCR_EL2)
727DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el2, GCSPR_EL2)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000728DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el1, GCSCR_EL1)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500729DEFINE_RENAME_SYSREG_RW_FUNCS(gcscre0_el1, GCSCRE0_EL1)
730DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el1, GCSPR_EL1)
731DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el0, GCSPR_EL0)
Mark Brown326f2952023-03-14 21:33:04 +0000732
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100733/* FEAT_SCTLR2 Registers */
734DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el1, SCTLR2_EL1)
735DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el2, SCTLR2_EL2)
736
Andre Przywara8fc8e182024-08-09 17:04:22 +0100737/* FEAT_LS64_ACCDATA Registers */
738DEFINE_RENAME_SYSREG_RW_FUNCS(accdata_el1, ACCDATA_EL1)
739
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600740/* DynamIQ Control registers */
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500741DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpwrdn_el1, CLUSTERPWRDN_EL1)
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600742DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmcr_el1, CLUSTERPMCR_EL1)
743DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmcntenset_el1, CLUSTERPMCNTENSET_EL1)
744DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmccntr_el1, CLUSTERPMCCNTR_EL1)
745DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmovsset_el1, CLUSTERPMOVSSET_EL1)
746DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmovsclr_el1, CLUSTERPMOVSCLR_EL1)
747DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmselr_el1, CLUSTERPMSELR_EL1)
748DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmxevcntr_el1, CLUSTERPMXEVCNTR_EL1)
749DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmxevtyper_el1, CLUSTERPMXEVTYPER_EL1)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500750
Chris Kay03be39d2021-05-05 13:38:30 +0100751/* CPU Power/Performance Management registers */
752DEFINE_RENAME_SYSREG_RW_FUNCS(cpuppmcr_el3, CPUPPMCR_EL3)
753DEFINE_RENAME_SYSREG_RW_FUNCS(cpumpmmcr_el3, CPUMPMMCR_EL3)
754
Sona Mathew29080bb2025-02-03 00:42:47 -0600755/* Armv9.1 FEAT_BRBE Registers */
756DEFINE_RENAME_SYSREG_RW_FUNCS(brbcr_el2, BRBCR_EL2)
757
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500758/* Armv9.2 RME Registers */
759DEFINE_RENAME_SYSREG_RW_FUNCS(gptbr_el3, GPTBR_EL3)
760DEFINE_RENAME_SYSREG_RW_FUNCS(gpccr_el3, GPCCR_EL3)
761
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600762DEFINE_RENAME_SYSREG_RW_FUNCS(fpmr, FPMR)
763
Tushar Khandelwal01365af2024-04-22 15:35:40 +0100764/* FEAT_MEC Registers */
765DEFINE_RENAME_SYSREG_READ_FUNC(mecidr_el2, MECIDR_EL2)
766
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100767#define IS_IN_EL(x) \
768 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100769
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100770#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000771#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100772#define IS_IN_EL3() IS_IN_EL(3)
773
774static inline unsigned int get_current_el(void)
775{
776 return GET_EL(read_CurrentEl());
777}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100778
Masahiro Yamada8a6e9612020-03-26 13:18:48 +0900779static inline unsigned int get_current_el_maybe_constant(void)
780{
781#if defined(IMAGE_AT_EL1)
782 return 1;
783#elif defined(IMAGE_AT_EL2)
784 return 2; /* no use-case in TF-A */
785#elif defined(IMAGE_AT_EL3)
786 return 3;
787#else
788 /*
789 * If we do not know which exception level this is being built for
790 * (e.g. built for library), fall back to run-time detection.
791 */
792 return get_current_el();
793#endif
794}
795
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000796/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000797 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000798 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000799static inline uint64_t el_implemented(unsigned int el)
800{
801 if (el > 3U) {
802 return EL_IMPL_NONE;
803 } else {
804 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
805
806 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
807 }
808}
809
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500810/*
AlexeiFedorovebd01912024-03-13 12:31:51 +0000811 * TLBI PAALLOS instruction
812 * (TLB Invalidate GPT Information by PA, All Entries, Outer Shareable)
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500813 */
814static inline void tlbipaallos(void)
815{
AlexeiFedorovebd01912024-03-13 12:31:51 +0000816 __asm__("sys #6, c8, c1, #4");
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500817}
818
819/*
AlexeiFedorovebd01912024-03-13 12:31:51 +0000820 * TLBI RPALOS instructions
821 * (TLB Range Invalidate GPT Information by PA, Last level, Outer Shareable)
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500822 *
AlexeiFedorovebd01912024-03-13 12:31:51 +0000823 * command SIZE, bits [47:44] field:
824 * 0b0000 4KB
825 * 0b0001 16KB
826 * 0b0010 64KB
827 * 0b0011 2MB
828 * 0b0100 32MB
829 * 0b0101 512MB
830 * 0b0110 1GB
831 * 0b0111 16GB
832 * 0b1000 64GB
833 * 0b1001 512GB
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500834 */
AlexeiFedorovebd01912024-03-13 12:31:51 +0000835#define TLBI_SZ_4K 0UL
836#define TLBI_SZ_16K 1UL
837#define TLBI_SZ_64K 2UL
838#define TLBI_SZ_2M 3UL
839#define TLBI_SZ_32M 4UL
840#define TLBI_SZ_512M 5UL
841#define TLBI_SZ_1G 6UL
842#define TLBI_SZ_16G 7UL
843#define TLBI_SZ_64G 8UL
844#define TLBI_SZ_512G 9UL
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500845
AlexeiFedorovebd01912024-03-13 12:31:51 +0000846#define TLBI_ADDR_SHIFT U(12)
847#define TLBI_SIZE_SHIFT U(44)
848
849#define TLBIRPALOS(_addr, _size) \
850{ \
851 u_register_t arg = ((_addr) >> TLBI_ADDR_SHIFT) | \
852 ((_size) << TLBI_SIZE_SHIFT); \
853 __asm__("sys #6, c8, c4, #7, %0" : : "r" (arg)); \
854}
855
856/* Note: addr must be aligned to 4KB */
857static inline void tlbirpalos_4k(uintptr_t addr)
858{
859 TLBIRPALOS(addr, TLBI_SZ_4K);
860}
861
862/* Note: addr must be aligned to 16KB */
863static inline void tlbirpalos_16k(uintptr_t addr)
864{
865 TLBIRPALOS(addr, TLBI_SZ_16K);
866}
867
868/* Note: addr must be aligned to 64KB */
869static inline void tlbirpalos_64k(uintptr_t addr)
870{
871 TLBIRPALOS(addr, TLBI_SZ_64K);
872}
873
874/* Note: addr must be aligned to 2MB */
875static inline void tlbirpalos_2m(uintptr_t addr)
876{
877 TLBIRPALOS(addr, TLBI_SZ_2M);
878}
879
880/* Note: addr must be aligned to 32MB */
881static inline void tlbirpalos_32m(uintptr_t addr)
882{
883 TLBIRPALOS(addr, TLBI_SZ_32M);
884}
885
886/* Note: addr must be aligned to 512MB */
887static inline void tlbirpalos_512m(uintptr_t addr)
888{
889 TLBIRPALOS(addr, TLBI_SZ_512M);
890}
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500891
892/* Previously defined accessor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100893
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100894#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100895
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100896#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100897
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100898#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100899
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100900#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100901
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100902#define read_scr() read_scr_el3()
903#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100904
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100905#define read_hcr() read_hcr_el2()
906#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100907
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100908#define read_cpacr() read_cpacr_el1()
909#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100910
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600911#define read_clusterpwrdn() read_clusterpwrdn_el1()
912#define write_clusterpwrdn(_v) write_clusterpwrdn_el1(_v)
913
914#define read_clusterpmcr() read_clusterpmcr_el1()
915#define write_clusterpmcr(_v) write_clusterpmcr_el1(_v)
916
917#define read_clusterpmcntenset() read_clusterpmcntenset_el1()
918#define write_clusterpmcntenset(_v) write_clusterpmcntenset_el1(_v)
919
920#define read_clusterpmccntr() read_clusterpmccntr_el1()
921#define write_clusterpmccntr(_v) write_clusterpmccntr_el1(_v)
922
923#define read_clusterpmovsset() read_clusterpmovsset_el1()
924#define write_clusterpmovsset(_v) write_clusterpmovsset_el1(_v)
925
926#define read_clusterpmovsclr() read_clusterpmovsclr_el1()
927#define write_clusterpmovsclr(_v) write_clusterpmovsclr_el1(_v)
928
929#define read_clusterpmselr() read_clusterpmselr_el1()
930#define write_clusterpmselr(_v) write_clusterpmselr_el1(_v)
931
932#define read_clusterpmxevcntr() read_clusterpmxevcntr_el1()
933#define write_clusterpmxevcntr(_v) write_clusterpmxevcntr_el1(_v)
934
935#define read_clusterpmxevtyper() read_clusterpmxevtyper_el1()
936#define write_clusterpmxevtyper(_v) write_clusterpmxevtyper_el1(_v)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500937
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100938#if ERRATA_SPECULATIVE_AT
939/*
940 * Assuming SCTLR.M bit is already enabled
941 * 1. Enable page table walk by clearing TCR_EL1.EPDx bits
942 * 2. Execute AT instruction for lower EL1/0
943 * 3. Disable page table walk by setting TCR_EL1.EPDx bits
944 */
945#define AT(_at_inst, _va) \
946{ \
947 assert((read_sctlr_el1() & SCTLR_M_BIT) != 0ULL); \
948 write_tcr_el1(read_tcr_el1() & ~(TCR_EPD0_BIT | TCR_EPD1_BIT)); \
949 isb(); \
950 _at_inst(_va); \
951 write_tcr_el1(read_tcr_el1() | (TCR_EPD0_BIT | TCR_EPD1_BIT)); \
952 isb(); \
953}
954#else
Elyes Haouas183638f2023-02-13 10:05:41 +0100955#define AT(_at_inst, _va) _at_inst(_va)
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100956#endif
957
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000958#endif /* ARCH_HELPERS_H */