blob: d870da4921d95a0642b58788fcbcbd9a91a7f957 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja4c3a4612025-01-29 15:01:10 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060031#include <lib/extensions/fpmr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000033#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050034#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000035#include <lib/extensions/spe.h>
36#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010037#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010038#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010039#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010040#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010041#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000042#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000043
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010044#if ENABLE_FEAT_TWED
45/* Make sure delay value fits within the range(0-15) */
46CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000048
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010049per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50static bool has_secure_perworld_init;
51
Boyan Karatotev36cebf92023-03-08 11:56:49 +000052static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010053static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010054static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050055
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010056#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050057static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58{
59 u_register_t sctlr_elx, actlr_elx;
60
61 /*
62 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63 * execution state setting all fields rather than relying on the hw.
64 * Some fields have architecturally UNKNOWN reset values and these are
65 * set to zero.
66 *
67 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68 *
69 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70 * required by PSCI specification)
71 */
72 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73 if (GET_RW(ep->spsr) == MODE_RW_64) {
74 sctlr_elx |= SCTLR_EL1_RES1;
75 } else {
76 /*
77 * If the target execution state is AArch32 then the following
78 * fields need to be set.
79 *
80 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81 * instructions are not trapped to EL1.
82 *
83 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84 * instructions are not trapped to EL1.
85 *
86 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87 * CP15DMB, CP15DSB, and CP15ISB instructions.
88 */
89 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91 }
92
Zelalem Aweke20126002022-04-08 16:48:05 -050093 /*
94 * If workaround of errata 764081 for Cortex-A75 is used then set
95 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050097 if (errata_a75_764081_applies()) {
98 sctlr_elx |= SCTLR_IESB_BIT;
99 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100100
Zelalem Aweke20126002022-04-08 16:48:05 -0500101 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100102 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500103
104 /*
105 * Base the context ACTLR_EL1 on the current value, as it is
106 * implementation defined. The context restore process will write
107 * the value from the context to the actual register and can cause
108 * problems for processor cores that don't expect certain bits to
109 * be zero.
110 */
111 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100112 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500113}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100114#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500115
Zelalem Aweke42401112022-01-05 17:12:24 -0600116/******************************************************************************
117 * This function performs initializations that are specific to SECURE state
118 * and updates the cpu context specified by 'ctx'.
119 *****************************************************************************/
120static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000121{
Zelalem Aweke42401112022-01-05 17:12:24 -0600122 u_register_t scr_el3;
123 el3_state_t *state;
124
125 state = get_el3state_ctx(ctx);
126 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
127
128#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000129 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600130 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
131 * indicated by the interrupt routing model for BL31.
132 */
133 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
134#endif
135
Govindraj Raja73e1d802024-02-28 14:37:09 -0600136 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600138 scr_el3 |= SCR_ATA_BIT;
139 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600140
Zelalem Aweke42401112022-01-05 17:12:24 -0600141 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
142
Zelalem Aweke20126002022-04-08 16:48:05 -0500143 /*
144 * Initialize EL1 context registers unless SPMC is running
145 * at S-EL2.
146 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100147#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 setup_el1_context(ctx, ep);
149#endif
150
Zelalem Aweke42401112022-01-05 17:12:24 -0600151 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100152
153 /**
154 * manage_extensions_secure_per_world api has to be executed once,
155 * as the registers getting initialised, maintain constant value across
156 * all the cpus for the secure world.
157 * Henceforth, this check ensures that the registers are initialised once
158 * and avoids re-initialization from multiple cores.
159 */
160 if (!has_secure_perworld_init) {
161 manage_extensions_secure_per_world();
162 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000163}
164
Zelalem Aweke42401112022-01-05 17:12:24 -0600165#if ENABLE_RME
166/******************************************************************************
167 * This function performs initializations that are specific to REALM state
168 * and updates the cpu context specified by 'ctx'.
169 *****************************************************************************/
170static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
171{
172 u_register_t scr_el3;
173 el3_state_t *state;
174
175 state = get_el3state_ctx(ctx);
176 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
177
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000178 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
179
Sona Mathew3b84c962023-10-25 16:48:19 -0500180 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000181 if (is_feat_csv2_2_supported()) {
182 /* Enable access to the SCXTNUM_ELx registers. */
183 scr_el3 |= SCR_EnSCXT_BIT;
184 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600185
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000186 if (is_feat_sctlr2_supported()) {
187 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
188 * SCTLR2_ELx registers.
189 */
190 scr_el3 |= SCR_SCTLR2En_BIT;
191 }
192
Zelalem Aweke42401112022-01-05 17:12:24 -0600193 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Sona Mathew2d6da252024-12-10 13:48:41 -0600194
195 if (is_feat_fgt2_supported()) {
196 fgt2_enable(ctx);
197 }
198
199 if (is_feat_debugv8p9_supported()) {
200 debugv8p9_extended_bp_wp_enable(ctx);
201 }
202
Sona Mathew29080bb2025-02-03 00:42:47 -0600203 if (is_feat_brbe_supported()) {
204 brbe_enable(ctx);
205 }
Sona Mathew2d6da252024-12-10 13:48:41 -0600206
Zelalem Aweke42401112022-01-05 17:12:24 -0600207}
208#endif /* ENABLE_RME */
209
210/******************************************************************************
211 * This function performs initializations that are specific to NON-SECURE state
212 * and updates the cpu context specified by 'ctx'.
213 *****************************************************************************/
214static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
215{
216 u_register_t scr_el3;
217 el3_state_t *state;
218
219 state = get_el3state_ctx(ctx);
220 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
221
222 /* SCR_NS: Set the NS bit */
223 scr_el3 |= SCR_NS_BIT;
224
Govindraj Raja73e1d802024-02-28 14:37:09 -0600225 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
226 if (is_feat_mte2_supported()) {
227 scr_el3 |= SCR_ATA_BIT;
228 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100229
Zelalem Aweke42401112022-01-05 17:12:24 -0600230#if !CTX_INCLUDE_PAUTH_REGS
231 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100232 * Pointer Authentication feature, if present, is always enabled by default
233 * for Non secure lower exception levels. We do not have an explicit
234 * flag to set it.
235 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
236 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600237 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100238 * To prevent the leakage between the worlds during world switch,
239 * we enable it only for the non-secure world.
240 *
241 * If the Secure/realm world wants to use pointer authentication,
242 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
243 * it will be enabled globally for all the contexts.
244 *
245 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
246 * other than EL3
247 *
248 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
249 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600250 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000251 if (is_armv8_3_pauth_present()) {
252 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
253 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100254#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600255
Manish Pandey0e3379d2022-10-10 11:43:08 +0100256#if HANDLE_EA_EL3_FIRST_NS
257 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
258 scr_el3 |= SCR_EA_BIT;
259#endif
260
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100261#if RAS_TRAP_NS_ERR_REC_ACCESS
262 /*
263 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
264 * and RAS ERX registers from EL1 and EL2(from any security state)
265 * are trapped to EL3.
266 * Set here to trap only for NS EL1/EL2
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100267 */
268 scr_el3 |= SCR_TERR_BIT;
269#endif
270
Sona Mathew3b84c962023-10-25 16:48:19 -0500271 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000272 if (is_feat_csv2_2_supported()) {
273 /* Enable access to the SCXTNUM_ELx registers. */
274 scr_el3 |= SCR_EnSCXT_BIT;
275 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000276
Zelalem Aweke42401112022-01-05 17:12:24 -0600277#ifdef IMAGE_BL31
278 /*
279 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
280 * indicated by the interrupt routing model for BL31.
281 */
282 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
283#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100284
285 if (is_feat_the_supported()) {
286 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
287 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
288 */
289 scr_el3 |= SCR_RCWMASKEn_BIT;
290 }
291
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100292 if (is_feat_sctlr2_supported()) {
293 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
294 * SCTLR2_ELx registers.
295 */
296 scr_el3 |= SCR_SCTLR2En_BIT;
297 }
298
Govindraj Rajae63794e2024-09-06 15:43:43 +0100299 if (is_feat_d128_supported()) {
300 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
301 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
302 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
303 */
304 scr_el3 |= SCR_D128En_BIT;
305 }
306
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600307 if (is_feat_fpmr_supported()) {
308 /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
309 * register.
310 */
311 scr_el3 |= SCR_EnFPM_BIT;
312 }
313
Zelalem Aweke42401112022-01-05 17:12:24 -0600314 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600315
316 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100317#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600318
319 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000320 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600321 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000322 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600323
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600324 if (is_feat_hcx_supported()) {
325 /*
326 * Initialize register HCRX_EL2 with its init value.
327 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
328 * chance that this can lead to unexpected behavior in lower
329 * ELs that have not been updated since the introduction of
330 * this feature if not properly initialized, especially when
331 * it comes to those bits that enable/disable traps.
332 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000333 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600334 HCRX_EL2_INIT_VAL);
335 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500336
337 if (is_feat_fgt_supported()) {
338 /*
339 * Initialize HFG*_EL2 registers with a default value so legacy
340 * systems unaware of FEAT_FGT do not get trapped due to their lack
341 * of initialization for this feature.
342 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000343 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500344 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000345 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500346 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000347 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500348 HFGWTR_EL2_INIT_VAL);
349 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100350#else
351 /* Initialize EL1 context registers */
352 setup_el1_context(ctx, ep);
353#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000354
355 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600356}
357
Achin Gupta7aea9082014-02-01 07:51:28 +0000358/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600359 * The following function performs initialization of the cpu_context 'ctx'
360 * for first use that is common to all security states, and sets the
361 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100362 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000363 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100364 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100365 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600366static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100367{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000368 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100369 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100370 el3_state_t *state;
371 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100372
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100373 state = get_el3state_ctx(ctx);
374
Andrew Thoelke4e126072014-06-04 21:10:52 +0100375 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000376 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100377
378 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100379 * The lower-EL context is zeroed so that no stale values leak to a world.
380 * It is assumed that an all-zero lower-EL context is good enough for it
381 * to boot correctly. However, there are very few registers where this
382 * is not true and some values need to be recreated.
383 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100384#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100385 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
386
387 /*
388 * These bits are set in the gicv3 driver. Losing them (especially the
389 * SRE bit) is problematic for all worlds. Henceforth recreate them.
390 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000391 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100392 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000393 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100394
395 /*
396 * The actlr_el2 register can be initialized in platform's reset handler
397 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
398 */
399 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100400#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100401
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100402 /* Start with a clean SCR_EL3 copy as all relevant values are set */
403 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500404
David Cunadofee86532017-04-13 22:38:29 +0100405 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100406 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
407 * EL2, EL1 and EL0 are not trapped to EL3.
408 *
409 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
410 * EL2, EL1 and EL0 are not trapped to EL3.
411 *
412 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
413 * both Security states and both Execution states.
414 *
415 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
416 * Non-secure memory.
417 */
418 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
419
420 scr_el3 |= SCR_SIF_BIT;
421
422 /*
David Cunadofee86532017-04-13 22:38:29 +0100423 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
424 * Exception level as specified by SPSR.
425 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500426 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100427 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500428 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600429
David Cunadofee86532017-04-13 22:38:29 +0100430 /*
431 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500432 * Secure timer registers to EL3, from AArch64 state only, if specified
433 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
434 * bit always behaves as 1 (i.e. secure physical timer register access
435 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100436 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500437 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100438 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500439 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100440
johpow01f91e59f2021-08-04 19:38:18 -0500441 /*
442 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
443 * SCR_EL3.HXEn.
444 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000445 if (is_feat_hcx_supported()) {
446 scr_el3 |= SCR_HXEn_BIT;
447 }
johpow01f91e59f2021-08-04 19:38:18 -0500448
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400449 /*
Andre Przywara8fc8e182024-08-09 17:04:22 +0100450 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
451 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
452 * SCR_EL3.EnAS0.
453 */
454 if (is_feat_ls64_accdata_supported()) {
455 scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
456 }
457
458 /*
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400459 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
460 * registers are trapped to EL3.
461 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000462 if (is_feat_rng_trap_supported()) {
463 scr_el3 |= SCR_TRNDR_BIT;
464 }
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400465
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000466#if FAULT_INJECTION_SUPPORT
467 /* Enable fault injection from lower ELs */
468 scr_el3 |= SCR_FIEN_BIT;
469#endif
470
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100471#if CTX_INCLUDE_PAUTH_REGS
472 /*
473 * Enable Pointer Authentication globally for all the worlds.
474 *
475 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
476 * other than EL3
477 *
478 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
479 * than EL3
480 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000481 if (is_armv8_3_pauth_present()) {
482 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
483 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100484#endif /* CTX_INCLUDE_PAUTH_REGS */
485
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000486 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000487 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
488 */
489 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
490 scr_el3 |= SCR_TCR2EN_BIT;
491 }
492
493 /*
Mark Brown293a6612023-03-14 20:48:43 +0000494 * SCR_EL3.PIEN: Enable permission indirection and overlay
495 * registers for AArch64 if present.
496 */
497 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
498 scr_el3 |= SCR_PIEN_BIT;
499 }
500
501 /*
Mark Brown326f2952023-03-14 21:33:04 +0000502 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
503 */
504 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
505 scr_el3 |= SCR_GCSEn_BIT;
506 }
507
508 /*
David Cunadofee86532017-04-13 22:38:29 +0100509 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
510 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
511 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500512 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
513 * same conditions as HVC instructions and when the processor supports
514 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500515 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
516 * CNTPOFF_EL2 register under the same conditions as HVC instructions
517 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100518 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000519 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
520 || ((GET_RW(ep->spsr) != MODE_RW_64)
521 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100522 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500523
Andre Przywarae8920f62022-11-10 14:28:01 +0000524 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500525 scr_el3 |= SCR_FGTEN_BIT;
526 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500527
Andre Przywarac3464182022-11-17 17:30:43 +0000528 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500529 scr_el3 |= SCR_ECVEN_BIT;
530 }
David Cunadofee86532017-04-13 22:38:29 +0100531 }
532
johpow013e24c162020-04-22 14:05:13 -0500533 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000534 if (is_feat_twed_supported()) {
535 /* Set delay in SCR_EL3 */
536 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
537 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
538 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500539
Andre Przywara0cf77402023-01-27 12:25:49 +0000540 /* Enable WFE delay */
541 scr_el3 |= SCR_TWEDEn_BIT;
542 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100543
544#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
545 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
546 if (is_feat_sel2_supported()) {
547 scr_el3 |= SCR_EEL2_BIT;
548 }
549#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500550
Tushar Khandelwalb59ded32024-03-15 15:00:29 +0000551 if (is_feat_mec_supported()) {
552 scr_el3 |= SCR_MECEn_BIT;
553 }
554
David Cunadofee86532017-04-13 22:38:29 +0100555 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100556 * Populate EL3 state so that we've the right context
557 * before doing ERET
558 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100559 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
560 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
561 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
562
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100563 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
564 mdcr_el3 = MDCR_EL3_RESET_VAL;
565
566 /* ---------------------------------------------------------------------
567 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
568 * Some fields are architecturally UNKNOWN on reset.
569 *
570 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
571 * Debug exceptions, other than Breakpoint Instruction exceptions, are
572 * disabled from all ELs in Secure state.
573 *
574 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
575 * privileged debug from S-EL1.
576 *
577 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
578 * access to the powerdown debug registers do not trap to EL3.
579 *
580 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
581 * debug registers, other than those registers that are controlled by
582 * MDCR_EL3.TDOSA.
583 */
584 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
585 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
586 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
587
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000588#if IMAGE_BL31
589 /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
590 if (is_feat_trf_supported()) {
591 trf_enable(ctx);
592 }
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000593
594 pmuv3_enable(ctx);
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000595#endif /* IMAGE_BL31 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100596
Andrew Thoelke4e126072014-06-04 21:10:52 +0100597 /*
598 * Store the X0-X7 value from the entrypoint into the context
599 * Use memcpy as we are in control of the layout of the structures
600 */
601 gp_regs = get_gpregs_ctx(ctx);
602 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
603}
604
605/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600606 * Context management library initialization routine. This library is used by
607 * runtime services to share pointers to 'cpu_context' structures for secure
608 * non-secure and realm states. Management of the structures and their associated
609 * memory is not done by the context management library e.g. the PSCI service
610 * manages the cpu context used for entry from and exit to the non-secure state.
611 * The Secure payload dispatcher service manages the context(s) corresponding to
612 * the secure state. It also uses this library to get access to the non-secure
613 * state cpu context pointers.
614 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
615 * which will be used for programming an entry into a lower EL. The same context
616 * will be used to save state upon exception entry from that EL.
617 ******************************************************************************/
618void __init cm_init(void)
619{
620 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100621 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600622 * that will be done when the BSS is zeroed out.
623 */
624}
625
626/*******************************************************************************
627 * This is the high-level function used to initialize the cpu_context 'ctx' for
628 * first use. It performs initializations that are common to all security states
629 * and initializations specific to the security state specified in 'ep'
630 ******************************************************************************/
631void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
632{
633 unsigned int security_state;
634
635 assert(ctx != NULL);
636
637 /*
638 * Perform initializations that are common
639 * to all security states
640 */
641 setup_context_common(ctx, ep);
642
643 security_state = GET_SECURITY_STATE(ep->h.attr);
644
645 /* Perform security state specific initializations */
646 switch (security_state) {
647 case SECURE:
648 setup_secure_context(ctx, ep);
649 break;
650#if ENABLE_RME
651 case REALM:
652 setup_realm_context(ctx, ep);
653 break;
654#endif
655 case NON_SECURE:
656 setup_ns_context(ctx, ep);
657 break;
658 default:
659 ERROR("Invalid security state\n");
660 panic();
661 break;
662 }
663}
664
665/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000666 * Enable architecture extensions for EL3 execution. This function only updates
667 * registers in-place which are expected to either never change or be
Boyan Karatotevb2953472024-11-06 14:55:35 +0000668 * overwritten by el3_exit. Expects the core_pos of the current core as argument.
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000669 ******************************************************************************/
670#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000671void cm_manage_extensions_el3(unsigned int my_idx)
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000672{
Boyan Karatotev90b7b752024-11-15 15:03:02 +0000673 if (is_feat_sve_supported()) {
674 sve_init_el3();
675 }
676
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100677 if (is_feat_amu_supported()) {
Boyan Karatotevb2953472024-11-06 14:55:35 +0000678 amu_init_el3(my_idx);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100679 }
680
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000681 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000682 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000683 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100684
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000685 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000686}
687#endif /* IMAGE_BL31 */
688
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000689/******************************************************************************
690 * Function to initialise the registers with the RESET values in the context
691 * memory, which are maintained per world.
692 ******************************************************************************/
693#if IMAGE_BL31
694void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
695{
696 /*
697 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
698 *
699 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
700 * by Advanced SIMD, floating-point or SVE instructions (if
701 * implemented) do not trap to EL3.
702 *
703 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
704 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
705 */
706 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600707
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000708 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600709
710 /*
711 * Initialize MPAM3_EL3 to its default reset value
712 *
713 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
714 * all lower ELn MPAM3_EL3 register access to, trap to EL3
715 */
716
717 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000718}
719#endif /* IMAGE_BL31 */
720
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000721/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100722 * Initialise per_world_context for Non-Secure world.
723 * This function enables the architecture extensions, which have same value
724 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000725 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000726#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100727void manage_extensions_nonsecure_per_world(void)
728{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000729 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
730
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100731 if (is_feat_sme_supported()) {
732 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100733 }
734
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000735 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100736 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
737 }
738
739 if (is_feat_amu_supported()) {
740 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
741 }
742
743 if (is_feat_sys_reg_trace_supported()) {
744 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000745 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600746
747 if (is_feat_mpam_supported()) {
748 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
749 }
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600750
751 if (is_feat_fpmr_supported()) {
752 fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
753 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100754}
755#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000756
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100757/*******************************************************************************
758 * Initialise per_world_context for Secure world.
759 * This function enables the architecture extensions, which have same value
760 * across the cores for the secure world.
761 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100762static void manage_extensions_secure_per_world(void)
763{
764#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000765 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
766
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000767 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100768
769 if (ENABLE_SME_FOR_SWD) {
770 /*
771 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
772 * SME, SVE, and FPU/SIMD context properly managed.
773 */
774 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
775 } else {
776 /*
777 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
778 * world can safely use the associated registers.
779 */
780 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
781 }
782 }
783 if (is_feat_sve_supported()) {
784 if (ENABLE_SVE_FOR_SWD) {
785 /*
786 * Enable SVE and FPU in secure context, SPM must ensure
787 * that the SVE and FPU register contexts are properly managed.
788 */
789 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
790 } else {
791 /*
792 * Disable SVE and FPU in secure context so non-secure world
793 * can safely use them.
794 */
795 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
796 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000797 }
798
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100799 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000800 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100801 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000802 }
803
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100804 has_secure_perworld_init = true;
805#endif /* IMAGE_BL31 */
806}
807
808/*******************************************************************************
809 * Enable architecture extensions on first entry to Non-secure world.
810 ******************************************************************************/
811static void manage_extensions_nonsecure(cpu_context_t *ctx)
812{
813#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000814 /* NOTE: registers are not context switched */
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100815 if (is_feat_amu_supported()) {
816 amu_enable(ctx);
817 }
818
819 if (is_feat_sme_supported()) {
820 sme_enable(ctx);
821 }
822
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500823 if (is_feat_fgt2_supported()) {
824 fgt2_enable(ctx);
825 }
826
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500827 if (is_feat_debugv8p9_supported()) {
828 debugv8p9_extended_bp_wp_enable(ctx);
829 }
830
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000831 /*
832 * SPE, TRBE, and BRBE have multi-field enables that affect which world
833 * they apply to. Despite this, it is useful to ignore these for
834 * simplicity in determining the feature's per world enablement status.
835 * This is only possible when context is written per-world. Relied on
836 * by SMCCC_ARCH_FEATURE_AVAILABILITY
837 */
838 if (is_feat_spe_supported()) {
839 spe_enable(ctx);
840 }
841
842 if (is_feat_trbe_supported()) {
843 trbe_enable(ctx);
844 }
845
Boyan Karatotev066978e2024-10-18 11:02:54 +0100846 if (is_feat_brbe_supported()) {
847 brbe_enable(ctx);
848 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000849#endif /* IMAGE_BL31 */
850}
851
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000852/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
853static __unused void enable_pauth_el2(void)
854{
855 u_register_t hcr_el2 = read_hcr_el2();
856 /*
857 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
858 * accessing key registers or using pointer authentication instructions
859 * from lower ELs.
860 */
861 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
862
863 write_hcr_el2(hcr_el2);
864}
865
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500866#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000867/*******************************************************************************
868 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
869 * world when EL2 is empty and unused.
870 ******************************************************************************/
871static void manage_extensions_nonsecure_el2_unused(void)
872{
873#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000874 if (is_feat_spe_supported()) {
875 spe_init_el2_unused();
876 }
877
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100878 if (is_feat_amu_supported()) {
879 amu_init_el2_unused();
880 }
881
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000882 if (is_feat_mpam_supported()) {
883 mpam_init_el2_unused();
884 }
885
886 if (is_feat_trbe_supported()) {
887 trbe_init_el2_unused();
888 }
889
890 if (is_feat_sys_reg_trace_supported()) {
891 sys_reg_trace_init_el2_unused();
892 }
893
894 if (is_feat_trf_supported()) {
895 trf_init_el2_unused();
896 }
897
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000898 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000899
900 if (is_feat_sve_supported()) {
901 sve_init_el2_unused();
902 }
903
904 if (is_feat_sme_supported()) {
905 sme_init_el2_unused();
906 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000907
Arvind Ram Prakash9300b602025-03-12 16:45:05 -0500908 if (is_feat_mops_supported() && is_feat_hcx_supported()) {
Arvind Ram Prakashf915deb2025-01-09 17:18:30 -0600909 write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
910 }
911
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000912#if ENABLE_PAUTH
913 enable_pauth_el2();
914#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000915#endif /* IMAGE_BL31 */
916}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500917#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000918
919/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100920 * Enable architecture extensions on first entry to Secure world.
921 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500922static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100923{
924#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000925 if (is_feat_sme_supported()) {
926 if (ENABLE_SME_FOR_SWD) {
927 /*
928 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
929 * must ensure SME, SVE, and FPU/SIMD context properly managed.
930 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000931 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000932 sme_enable(ctx);
933 } else {
934 /*
935 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
936 * world can safely use the associated registers.
937 */
938 sme_disable(ctx);
939 }
940 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000941
942 /*
943 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
944 * sysreg access can. In case the EL1 controls leave them active on
945 * context switch, we want the owning security state to be NS so Secure
946 * can't be DOSed.
947 */
948 if (is_feat_spe_supported()) {
949 spe_disable(ctx);
950 }
951
952 if (is_feat_trbe_supported()) {
953 trbe_disable(ctx);
954 }
johpow019baade32021-07-08 14:14:00 -0500955#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100956}
957
Chris Kay564c2862024-02-06 15:43:40 +0000958#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100959/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100960 * The following function initializes the cpu_context for a CPU specified by
961 * its `cpu_idx` for first use, and sets the initial entrypoint state as
962 * specified by the entry_point_info structure.
963 ******************************************************************************/
964void cm_init_context_by_index(unsigned int cpu_idx,
965 const entry_point_info_t *ep)
966{
967 cpu_context_t *ctx;
968 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100969 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100970}
Chris Kay564c2862024-02-06 15:43:40 +0000971#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100972
973/*******************************************************************************
974 * The following function initializes the cpu_context for the current CPU
975 * for first use, and sets the initial entrypoint state as specified by the
976 * entry_point_info structure.
977 ******************************************************************************/
978void cm_init_my_context(const entry_point_info_t *ep)
979{
980 cpu_context_t *ctx;
981 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100982 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100983}
984
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000985/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500986static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000987{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500988#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000989 u_register_t hcr_el2 = HCR_RESET_VAL;
990 u_register_t mdcr_el2;
991 u_register_t scr_el3;
992
993 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
994
995 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
996 if ((scr_el3 & SCR_RW_BIT) != 0U) {
997 hcr_el2 |= HCR_RW_BIT;
998 }
999
1000 write_hcr_el2(hcr_el2);
1001
1002 /*
1003 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
1004 * All fields have architecturally UNKNOWN reset values.
1005 */
1006 write_cptr_el2(CPTR_EL2_RESET_VAL);
1007
1008 /*
1009 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
1010 * reset and are set to zero except for field(s) listed below.
1011 *
1012 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1013 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1014 *
1015 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1016 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1017 */
1018 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1019
1020 /*
1021 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1022 * UNKNOWN value.
1023 */
1024 write_cntvoff_el2(0);
1025
1026 /*
1027 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1028 * respectively.
1029 */
1030 write_vpidr_el2(read_midr_el1());
1031 write_vmpidr_el2(read_mpidr_el1());
1032
1033 /*
1034 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1035 *
1036 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1037 * translation is disabled, cache maintenance operations depend on the
1038 * VMID.
1039 *
1040 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1041 * disabled.
1042 */
1043 write_vttbr_el2(VTTBR_RESET_VAL &
1044 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1045 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1046
1047 /*
1048 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1049 * Some fields are architecturally UNKNOWN on reset.
1050 *
1051 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1052 * register accesses to the Debug ROM registers are not trapped to EL2.
1053 *
1054 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1055 * accesses to the powerdown debug registers are not trapped to EL2.
1056 *
1057 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1058 * debug registers do not trap to EL2.
1059 *
1060 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1061 * EL2.
1062 */
1063 mdcr_el2 = MDCR_EL2_RESET_VAL &
1064 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1065 MDCR_EL2_TDE_BIT);
1066
1067 write_mdcr_el2(mdcr_el2);
1068
1069 /*
1070 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1071 *
1072 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1073 * EL1 accesses to System registers do not trap to EL2.
1074 */
1075 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1076
1077 /*
1078 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1079 * reset.
1080 *
1081 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1082 * and prevent timer interrupts.
1083 */
1084 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1085
1086 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001087#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001088}
1089
Soby Mathewb0082d22015-04-09 13:40:55 +01001090/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001091 * Prepare the CPU system registers for first entry into realm, secure, or
1092 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001093 *
1094 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1095 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1096 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1097 * For all entries, the EL1 registers are initialized from the cpu_context
1098 ******************************************************************************/
1099void cm_prepare_el3_exit(uint32_t security_state)
1100{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001101 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001102 cpu_context_t *ctx = cm_get_context(security_state);
1103
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001104 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001105
1106 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001107 uint64_t el2_implemented = el_implemented(2);
1108
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001109 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001110 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001111
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001112 if (el2_implemented != EL_IMPL_NONE) {
1113
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001114 /*
1115 * If context is not being used for EL2, initialize
1116 * HCRX_EL2 with its init value here.
1117 */
1118 if (is_feat_hcx_supported()) {
1119 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1120 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001121
1122 /*
1123 * Initialize Fine-grained trap registers introduced
1124 * by FEAT_FGT so all traps are initially disabled when
1125 * switching to EL2 or a lower EL, preventing undesired
1126 * behavior.
1127 */
1128 if (is_feat_fgt_supported()) {
1129 /*
1130 * Initialize HFG*_EL2 registers with a default
1131 * value so legacy systems unaware of FEAT_FGT
1132 * do not get trapped due to their lack of
1133 * initialization for this feature.
1134 */
1135 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1136 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1137 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1138 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001139
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001140 /* Condition to ensure EL2 is being used. */
1141 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001142 /* Initialize SCTLR_EL2 register with reset value. */
1143 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001144
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001145 /*
1146 * If workaround of errata 764081 for Cortex-A75
1147 * is used then set SCTLR_EL2.IESB to enable
1148 * Implicit Error Synchronization Barrier.
1149 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001150 if (errata_a75_764081_applies()) {
1151 sctlr_el2 |= SCTLR_IESB_BIT;
1152 }
1153
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001154 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001155 } else {
1156 /*
1157 * (scr_el3 & SCR_HCE_BIT==0)
1158 * EL2 implemented but unused.
1159 */
1160 init_nonsecure_el2_unused(ctx);
1161 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001162 }
1163 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001164#if (!CTX_INCLUDE_EL2_REGS)
1165 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001166 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001167#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001168 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001169}
1170
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001171#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001172
1173static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1174{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001175 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001176 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001177 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001178 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001179 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1180 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1181 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1182 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001183}
1184
1185static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1186{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001187 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001188 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001189 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001190 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001191 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1192 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1193 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1194 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001195}
1196
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001197static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1198{
1199 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1200 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1201 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1202 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1203 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1204}
1205
1206static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1207{
1208 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1209 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1210 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1211 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1212 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1213}
1214
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001215static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001216{
1217 u_register_t mpam_idr = read_mpamidr_el1();
1218
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001219 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001220
1221 /*
1222 * The context registers that we intend to save would be part of the
1223 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1224 */
1225 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1226 return;
1227 }
1228
1229 /*
1230 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1231 * MPAMIDR_HAS_HCR_BIT == 1.
1232 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001233 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1234 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1235 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001236
1237 /*
1238 * The number of MPAMVPM registers is implementation defined, their
1239 * number is stored in the MPAMIDR_EL1 register.
1240 */
1241 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1242 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001243 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001244 __fallthrough;
1245 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001246 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001247 __fallthrough;
1248 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001249 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001250 __fallthrough;
1251 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001252 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001253 __fallthrough;
1254 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001255 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001256 __fallthrough;
1257 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001258 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001259 __fallthrough;
1260 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001261 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001262 break;
1263 }
1264}
1265
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001266static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001267{
1268 u_register_t mpam_idr = read_mpamidr_el1();
1269
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001270 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001271
1272 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1273 return;
1274 }
1275
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001276 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1277 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1278 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001279
1280 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1281 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001282 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001283 __fallthrough;
1284 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001285 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001286 __fallthrough;
1287 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001288 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001289 __fallthrough;
1290 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001291 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001292 __fallthrough;
1293 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001294 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001295 __fallthrough;
1296 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001297 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001298 __fallthrough;
1299 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001300 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001301 break;
1302 }
1303}
1304
Manish Pandey238262f2024-02-05 21:40:21 +00001305/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001306 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001307 * ICH_AP0R<n>_EL2
1308 * ICH_AP1R<n>_EL2
1309 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001310 *
1311 * NOTE: For a system with S-EL2 present but not enabled, accessing
1312 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1313 * SCR_EL3.NS = 1 before accessing this register.
1314 * ---------------------------------------------------------------------------
1315 */
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001316static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001317{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001318 u_register_t scr_el3 = read_scr_el3();
1319
Manish Pandey238262f2024-02-05 21:40:21 +00001320#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001321 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001322#else
Manish Pandey238262f2024-02-05 21:40:21 +00001323 write_scr_el3(scr_el3 | SCR_NS_BIT);
1324 isb();
1325
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001326 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001327
1328 write_scr_el3(scr_el3);
1329 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001330#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001331 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001332
1333 if (errata_ich_vmcr_el2_applies()) {
1334 if (security_state == SECURE) {
1335 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1336 } else {
1337 write_scr_el3(scr_el3 | SCR_NS_BIT);
1338 }
1339 isb();
1340 }
1341
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001342 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001343
1344 if (errata_ich_vmcr_el2_applies()) {
1345 write_scr_el3(scr_el3);
1346 isb();
1347 }
Manish Pandey238262f2024-02-05 21:40:21 +00001348}
1349
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001350static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001351{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001352 u_register_t scr_el3 = read_scr_el3();
1353
Manish Pandey238262f2024-02-05 21:40:21 +00001354#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001355 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001356#else
Manish Pandey238262f2024-02-05 21:40:21 +00001357 write_scr_el3(scr_el3 | SCR_NS_BIT);
1358 isb();
1359
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001360 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001361
1362 write_scr_el3(scr_el3);
1363 isb();
1364#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001365 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001366
1367 if (errata_ich_vmcr_el2_applies()) {
1368 if (security_state == SECURE) {
1369 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1370 } else {
1371 write_scr_el3(scr_el3 | SCR_NS_BIT);
1372 }
1373 isb();
1374 }
1375
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001376 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001377
1378 if (errata_ich_vmcr_el2_applies()) {
1379 write_scr_el3(scr_el3);
1380 isb();
1381 }
Manish Pandey238262f2024-02-05 21:40:21 +00001382}
1383
1384/* -----------------------------------------------------
1385 * The following registers are not added:
1386 * AMEVCNTVOFF0<n>_EL2
1387 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001388 * -----------------------------------------------------
1389 */
1390static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1391{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001392 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1393 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1394 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1395 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1396 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1397 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1398 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001399 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001400 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001401 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001402 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1403 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1404 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1405 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1406 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1407 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1408 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1409 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1410 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1411 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1412 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1413 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1414 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1415 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001416 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1417 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1418 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1419 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001420
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001421 write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1422 write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001423}
1424
1425static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1426{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001427 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1428 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1429 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1430 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1431 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1432 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1433 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001434 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001435 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001436 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001437 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1438 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1439 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1440 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1441 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1442 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1443 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1444 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1445 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1446 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1447 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1448 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1449 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1450 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1451 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1452 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1453 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1454 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1455 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1456 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001457}
1458
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001459/*******************************************************************************
1460 * Save EL2 sysreg context
1461 ******************************************************************************/
1462void cm_el2_sysregs_context_save(uint32_t security_state)
1463{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001464 cpu_context_t *ctx;
1465 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001466
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001467 ctx = cm_get_context(security_state);
1468 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001469
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001470 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001471
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001472 el2_sysregs_context_save_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001473 el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001474
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001475 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001476 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001477 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001478
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001479 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001480 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001481 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001482
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001483 if (is_feat_fgt_supported()) {
1484 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1485 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001486
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001487 if (is_feat_fgt2_supported()) {
1488 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1489 }
1490
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001491 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001492 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001493 }
Andre Przywarac3464182022-11-17 17:30:43 +00001494
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001495 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001496 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1497 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001498 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001499 }
Andre Przywara870627e2023-01-27 12:25:49 +00001500
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001501 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001502 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1503 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001504 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001505
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001506 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001507 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001508 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001509
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001510 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001511 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001512 }
Andre Przywara902c9022022-11-17 17:30:43 +00001513
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001514 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001515 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1516 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001517 }
Andre Przywara902c9022022-11-17 17:30:43 +00001518
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001519 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001520 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001521 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001522
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001523 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001524 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001525 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001526
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001527 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001528 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1529 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001530 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001531
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001532 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001533 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001534 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001535
Sona Mathew29080bb2025-02-03 00:42:47 -06001536 if (is_feat_brbe_supported()) {
1537 write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
1538 }
1539
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001540 if (is_feat_s2pie_supported()) {
1541 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1542 }
1543
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001544 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001545 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1546 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001547 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001548
1549 if (is_feat_sctlr2_supported()) {
1550 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1551 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001552}
1553
1554/*******************************************************************************
1555 * Restore EL2 sysreg context
1556 ******************************************************************************/
1557void cm_el2_sysregs_context_restore(uint32_t security_state)
1558{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001559 cpu_context_t *ctx;
1560 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001561
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001562 ctx = cm_get_context(security_state);
1563 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001564
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001565 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001566
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001567 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001568 el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001569
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001570 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001571 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001572 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001573
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001574 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001575 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001576 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001577
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001578 if (is_feat_fgt_supported()) {
1579 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1580 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001581
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001582 if (is_feat_fgt2_supported()) {
1583 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1584 }
1585
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001586 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001587 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001588 }
Andre Przywarac3464182022-11-17 17:30:43 +00001589
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001590 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001591 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1592 contextidr_el2));
1593 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001594 }
Andre Przywara870627e2023-01-27 12:25:49 +00001595
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001596 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001597 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1598 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001599 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001600
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001601 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001602 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001603 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001604
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001605 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001606 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001607 }
Andre Przywara902c9022022-11-17 17:30:43 +00001608
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001609 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001610 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1611 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001612 }
Andre Przywara902c9022022-11-17 17:30:43 +00001613
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001614 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001615 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001616 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001617
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001618 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001619 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001620 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001621
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001622 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001623 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1624 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001625 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001626
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001627 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001628 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001629 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001630
1631 if (is_feat_s2pie_supported()) {
1632 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1633 }
1634
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001635 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001636 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1637 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001638 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001639
1640 if (is_feat_sctlr2_supported()) {
1641 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1642 }
Sona Mathew29080bb2025-02-03 00:42:47 -06001643
1644 if (is_feat_brbe_supported()) {
1645 write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
1646 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001647}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001648#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001649
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001650#if IMAGE_BL31
1651/*********************************************************************************
1652* This function allows Architecture features asymmetry among cores.
1653* TF-A assumes that all the cores in the platform has architecture feature parity
1654* and hence the context is setup on different core (e.g. primary sets up the
1655* context for secondary cores).This assumption may not be true for systems where
1656* cores are not conforming to same Arch version or there is CPU Erratum which
1657* requires certain feature to be be disabled only on a given core.
1658*
1659* This function is called on secondary cores to override any disparity in context
1660* setup by primary, this would be called during warmboot path.
1661*********************************************************************************/
1662void cm_handle_asymmetric_features(void)
1663{
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001664 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
Manish Pandey929e6962024-07-18 16:27:13 +01001665
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001666 assert(ctx != NULL);
Manish Pandey929e6962024-07-18 16:27:13 +01001667
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001668#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey929e6962024-07-18 16:27:13 +01001669 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001670 spe_enable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001671 } else {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001672 spe_disable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001673 }
1674#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001675
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001676#if ERRATA_A520_2938996 || ERRATA_X4_2726228
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001677 if (check_if_affected_core() == ERRATA_APPLIES) {
1678 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001679 trbe_disable(ctx);
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001680 }
1681 }
1682#endif
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001683
1684#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1685 el3_state_t *el3_state = get_el3state_ctx(ctx);
1686 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1687
1688 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1689 tcr2_enable(ctx);
1690 } else {
1691 tcr2_disable(ctx);
1692 }
1693#endif
1694
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001695}
1696#endif
1697
Andrew Thoelke4e126072014-06-04 21:10:52 +01001698/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001699 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1700 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1701 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1702 * cm_prepare_el3_exit function.
1703 ******************************************************************************/
1704void cm_prepare_el3_exit_ns(void)
1705{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001706#if IMAGE_BL31
1707 /*
1708 * Check and handle Architecture feature asymmetry among cores.
1709 *
1710 * In warmboot path secondary cores context is initialized on core which
1711 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1712 * it in this function call.
1713 * For Symmetric cores this is an empty function.
1714 */
1715 cm_handle_asymmetric_features();
1716#endif
1717
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001718#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001719#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001720 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1721 assert(ctx != NULL);
1722
Zelalem Aweke20126002022-04-08 16:48:05 -05001723 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001724 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001725 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1726 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001727#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001728
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001729 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001730 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001731 cm_set_next_eret_context(NON_SECURE);
1732#else
1733 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001734#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001735}
1736
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001737#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1738/*******************************************************************************
1739 * The next set of six functions are used by runtime services to save and restore
1740 * EL1 context on the 'cpu_context' structure for the specified security state.
1741 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001742static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1743{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001744 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1745 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001746
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001747#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001748 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1749 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001750#endif /* (!ERRATA_SPECULATIVE_AT) */
1751
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001752 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1753 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1754 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1755 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001756 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1757 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1758 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1759 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1760 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1761 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001762 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1763 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1764 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1765 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1766 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1767 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1768 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001769
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001770 write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
1771 write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
1772 write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
1773
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001774 if (CTX_INCLUDE_AARCH32_REGS) {
1775 /* Save Aarch32 registers */
1776 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1777 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1778 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1779 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1780 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1781 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1782 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001783
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001784 if (NS_TIMER_SWITCH) {
1785 /* Save NS Timer registers */
1786 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1787 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1788 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1789 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1790 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1791 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001792
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001793 if (is_feat_mte2_supported()) {
1794 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1795 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1796 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1797 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1798 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001799
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001800 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001801 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001802 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001803
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001804 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001805 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1806 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001807 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001808
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001809 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001810 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001811 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001812
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001813 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001814 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001815 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001816
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001817 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001818 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001819 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001820
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001821 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001822 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001823 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001824
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001825 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001826 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1827 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001828 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001829
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001830 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001831 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1832 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1833 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1834 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001835 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001836
1837 if (is_feat_the_supported()) {
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001838 write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
1839 write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001840 }
1841
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001842 if (is_feat_sctlr2_supported()) {
1843 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1844 }
1845
Andre Przywara8fc8e182024-08-09 17:04:22 +01001846 if (is_feat_ls64_accdata_supported()) {
1847 write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1848 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001849}
1850
1851static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1852{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001853 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1854 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001855
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001856#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001857 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1858 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001859#endif /* (!ERRATA_SPECULATIVE_AT) */
1860
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001861 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1862 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1863 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1864 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1865 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1866 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1867 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1868 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1869 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1870 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1871 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1872 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1873 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1874 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1875 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1876 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1877 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1878 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1879 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1880 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001881
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001882 if (CTX_INCLUDE_AARCH32_REGS) {
1883 /* Restore Aarch32 registers */
1884 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1885 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1886 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1887 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1888 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1889 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1890 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001891
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001892 if (NS_TIMER_SWITCH) {
1893 /* Restore NS Timer registers */
1894 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1895 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1896 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1897 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1898 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1899 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001900
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001901 if (is_feat_mte2_supported()) {
1902 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1903 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1904 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1905 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1906 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001907
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001908 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001909 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001910 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001911
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001912 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001913 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1914 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001915 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001916
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001917 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001918 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001919 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001920
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001921 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001922 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001923 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001924
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001925 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001926 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001927 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001928
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001929 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001930 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001931 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001932
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001933 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001934 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1935 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001936 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001937
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001938 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001939 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1940 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1941 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1942 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001943 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001944
1945 if (is_feat_the_supported()) {
1946 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1947 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1948 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001949
1950 if (is_feat_sctlr2_supported()) {
1951 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1952 }
1953
Andre Przywara8fc8e182024-08-09 17:04:22 +01001954 if (is_feat_ls64_accdata_supported()) {
1955 write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1956 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001957}
1958
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001959/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001960 * The next couple of functions are used by runtime services to save and restore
1961 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001962 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001963void cm_el1_sysregs_context_save(uint32_t security_state)
1964{
Dan Handleye2712bc2014-04-10 15:37:22 +01001965 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001966
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001967 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001968 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001969
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001970 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001971
1972#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301973 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001974 PUBLISH_EVENT(cm_exited_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301975 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001976 PUBLISH_EVENT(cm_exited_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301977 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001978#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001979}
1980
1981void cm_el1_sysregs_context_restore(uint32_t security_state)
1982{
Dan Handleye2712bc2014-04-10 15:37:22 +01001983 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001984
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001985 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001986 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001987
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001988 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001989
1990#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301991 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001992 PUBLISH_EVENT(cm_entering_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301993 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001994 PUBLISH_EVENT(cm_entering_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301995 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001996#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001997}
1998
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001999#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
2000
Achin Gupta7aea9082014-02-01 07:51:28 +00002001/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01002002 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
2003 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002004 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01002005void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002006{
Dan Handleye2712bc2014-04-10 15:37:22 +01002007 cpu_context_t *ctx;
2008 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002009
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002010 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002011 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002012
Andrew Thoelke4e126072014-06-04 21:10:52 +01002013 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002014 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002015 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002016}
2017
2018/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01002019 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
2020 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00002021 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01002022void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01002023 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00002024{
Dan Handleye2712bc2014-04-10 15:37:22 +01002025 cpu_context_t *ctx;
2026 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00002027
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002028 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002029 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00002030
2031 /* Populate EL3 state so that ERET jumps to the correct entry */
2032 state = get_el3state_ctx(ctx);
2033 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01002034 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00002035}
2036
2037/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01002038 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
2039 * pertaining to the given security state using the value and bit position
2040 * specified in the parameters. It preserves all other bits.
2041 ******************************************************************************/
2042void cm_write_scr_el3_bit(uint32_t security_state,
2043 uint32_t bit_pos,
2044 uint32_t value)
2045{
2046 cpu_context_t *ctx;
2047 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002048 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01002049
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002050 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002051 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002052
2053 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05002054 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01002055
2056 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002057 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01002058
2059 /*
2060 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2061 * and set it to its new value.
2062 */
2063 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002064 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05002065 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002066 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01002067 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2068}
2069
2070/*******************************************************************************
2071 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2072 * given security state.
2073 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002074u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01002075{
2076 cpu_context_t *ctx;
2077 el3_state_t *state;
2078
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002079 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002080 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002081
2082 /* Populate EL3 state so that ERET jumps to the correct entry */
2083 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002084 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01002085}
2086
2087/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002088 * This function is used to program the context that's used for exception
2089 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2090 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00002091 ******************************************************************************/
2092void cm_set_next_eret_context(uint32_t security_state)
2093{
Dan Handleye2712bc2014-04-10 15:37:22 +01002094 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002095
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002096 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002097 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002098
Andrew Thoelke4e126072014-06-04 21:10:52 +01002099 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002100}