blob: 2e6bce0ab5e7ca49315f4bbb6966dc99e0457c9c [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja4c3a4612025-01-29 15:01:10 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060031#include <lib/extensions/fpmr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000033#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050034#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000035#include <lib/extensions/spe.h>
36#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010037#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010038#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010039#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010040#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010041#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000042#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000043
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010044#if ENABLE_FEAT_TWED
45/* Make sure delay value fits within the range(0-15) */
46CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000048
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010049per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50static bool has_secure_perworld_init;
51
Boyan Karatotev36cebf92023-03-08 11:56:49 +000052static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010053static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010054static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050055
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010056#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050057static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58{
59 u_register_t sctlr_elx, actlr_elx;
60
61 /*
62 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63 * execution state setting all fields rather than relying on the hw.
64 * Some fields have architecturally UNKNOWN reset values and these are
65 * set to zero.
66 *
67 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68 *
69 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70 * required by PSCI specification)
71 */
72 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73 if (GET_RW(ep->spsr) == MODE_RW_64) {
74 sctlr_elx |= SCTLR_EL1_RES1;
75 } else {
76 /*
77 * If the target execution state is AArch32 then the following
78 * fields need to be set.
79 *
80 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81 * instructions are not trapped to EL1.
82 *
83 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84 * instructions are not trapped to EL1.
85 *
86 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87 * CP15DMB, CP15DSB, and CP15ISB instructions.
88 */
89 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91 }
92
Zelalem Aweke20126002022-04-08 16:48:05 -050093 /*
94 * If workaround of errata 764081 for Cortex-A75 is used then set
95 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050097 if (errata_a75_764081_applies()) {
98 sctlr_elx |= SCTLR_IESB_BIT;
99 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100100
Zelalem Aweke20126002022-04-08 16:48:05 -0500101 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100102 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500103
104 /*
105 * Base the context ACTLR_EL1 on the current value, as it is
106 * implementation defined. The context restore process will write
107 * the value from the context to the actual register and can cause
108 * problems for processor cores that don't expect certain bits to
109 * be zero.
110 */
111 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100112 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500113}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100114#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500115
Zelalem Aweke42401112022-01-05 17:12:24 -0600116/******************************************************************************
117 * This function performs initializations that are specific to SECURE state
118 * and updates the cpu context specified by 'ctx'.
119 *****************************************************************************/
120static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000121{
Zelalem Aweke42401112022-01-05 17:12:24 -0600122 u_register_t scr_el3;
123 el3_state_t *state;
124
125 state = get_el3state_ctx(ctx);
126 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
127
128#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000129 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600130 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
131 * indicated by the interrupt routing model for BL31.
132 */
133 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
134#endif
135
Govindraj Raja73e1d802024-02-28 14:37:09 -0600136 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600138 scr_el3 |= SCR_ATA_BIT;
139 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600140
Zelalem Aweke42401112022-01-05 17:12:24 -0600141 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
142
Zelalem Aweke20126002022-04-08 16:48:05 -0500143 /*
144 * Initialize EL1 context registers unless SPMC is running
145 * at S-EL2.
146 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100147#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 setup_el1_context(ctx, ep);
149#endif
150
Zelalem Aweke42401112022-01-05 17:12:24 -0600151 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100152
153 /**
154 * manage_extensions_secure_per_world api has to be executed once,
155 * as the registers getting initialised, maintain constant value across
156 * all the cpus for the secure world.
157 * Henceforth, this check ensures that the registers are initialised once
158 * and avoids re-initialization from multiple cores.
159 */
160 if (!has_secure_perworld_init) {
161 manage_extensions_secure_per_world();
162 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000163}
164
Zelalem Aweke42401112022-01-05 17:12:24 -0600165#if ENABLE_RME
166/******************************************************************************
167 * This function performs initializations that are specific to REALM state
168 * and updates the cpu context specified by 'ctx'.
169 *****************************************************************************/
170static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
171{
172 u_register_t scr_el3;
173 el3_state_t *state;
174
175 state = get_el3state_ctx(ctx);
176 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
177
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000178 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
179
Sona Mathew3b84c962023-10-25 16:48:19 -0500180 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000181 if (is_feat_csv2_2_supported()) {
182 /* Enable access to the SCXTNUM_ELx registers. */
183 scr_el3 |= SCR_EnSCXT_BIT;
184 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600185
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000186 if (is_feat_sctlr2_supported()) {
187 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
188 * SCTLR2_ELx registers.
189 */
190 scr_el3 |= SCR_SCTLR2En_BIT;
191 }
192
Zelalem Aweke42401112022-01-05 17:12:24 -0600193 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Sona Mathew2d6da252024-12-10 13:48:41 -0600194
195 if (is_feat_fgt2_supported()) {
196 fgt2_enable(ctx);
197 }
198
199 if (is_feat_debugv8p9_supported()) {
200 debugv8p9_extended_bp_wp_enable(ctx);
201 }
202
203
Zelalem Aweke42401112022-01-05 17:12:24 -0600204}
205#endif /* ENABLE_RME */
206
207/******************************************************************************
208 * This function performs initializations that are specific to NON-SECURE state
209 * and updates the cpu context specified by 'ctx'.
210 *****************************************************************************/
211static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
212{
213 u_register_t scr_el3;
214 el3_state_t *state;
215
216 state = get_el3state_ctx(ctx);
217 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
218
219 /* SCR_NS: Set the NS bit */
220 scr_el3 |= SCR_NS_BIT;
221
Govindraj Raja73e1d802024-02-28 14:37:09 -0600222 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
223 if (is_feat_mte2_supported()) {
224 scr_el3 |= SCR_ATA_BIT;
225 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100226
Zelalem Aweke42401112022-01-05 17:12:24 -0600227#if !CTX_INCLUDE_PAUTH_REGS
228 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100229 * Pointer Authentication feature, if present, is always enabled by default
230 * for Non secure lower exception levels. We do not have an explicit
231 * flag to set it.
232 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
233 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600234 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100235 * To prevent the leakage between the worlds during world switch,
236 * we enable it only for the non-secure world.
237 *
238 * If the Secure/realm world wants to use pointer authentication,
239 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
240 * it will be enabled globally for all the contexts.
241 *
242 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
243 * other than EL3
244 *
245 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
246 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600247 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000248 if (is_armv8_3_pauth_present()) {
249 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
250 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100251#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600252
Manish Pandey0e3379d2022-10-10 11:43:08 +0100253#if HANDLE_EA_EL3_FIRST_NS
254 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
255 scr_el3 |= SCR_EA_BIT;
256#endif
257
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100258#if RAS_TRAP_NS_ERR_REC_ACCESS
259 /*
260 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
261 * and RAS ERX registers from EL1 and EL2(from any security state)
262 * are trapped to EL3.
263 * Set here to trap only for NS EL1/EL2
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100264 */
265 scr_el3 |= SCR_TERR_BIT;
266#endif
267
Sona Mathew3b84c962023-10-25 16:48:19 -0500268 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000269 if (is_feat_csv2_2_supported()) {
270 /* Enable access to the SCXTNUM_ELx registers. */
271 scr_el3 |= SCR_EnSCXT_BIT;
272 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000273
Zelalem Aweke42401112022-01-05 17:12:24 -0600274#ifdef IMAGE_BL31
275 /*
276 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
277 * indicated by the interrupt routing model for BL31.
278 */
279 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
280#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100281
282 if (is_feat_the_supported()) {
283 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
284 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
285 */
286 scr_el3 |= SCR_RCWMASKEn_BIT;
287 }
288
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100289 if (is_feat_sctlr2_supported()) {
290 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
291 * SCTLR2_ELx registers.
292 */
293 scr_el3 |= SCR_SCTLR2En_BIT;
294 }
295
Govindraj Rajae63794e2024-09-06 15:43:43 +0100296 if (is_feat_d128_supported()) {
297 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
298 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
299 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
300 */
301 scr_el3 |= SCR_D128En_BIT;
302 }
303
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600304 if (is_feat_fpmr_supported()) {
305 /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
306 * register.
307 */
308 scr_el3 |= SCR_EnFPM_BIT;
309 }
310
Zelalem Aweke42401112022-01-05 17:12:24 -0600311 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600312
313 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100314#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600315
316 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000317 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600318 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000319 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600320
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600321 if (is_feat_hcx_supported()) {
322 /*
323 * Initialize register HCRX_EL2 with its init value.
324 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
325 * chance that this can lead to unexpected behavior in lower
326 * ELs that have not been updated since the introduction of
327 * this feature if not properly initialized, especially when
328 * it comes to those bits that enable/disable traps.
329 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000330 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600331 HCRX_EL2_INIT_VAL);
332 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500333
334 if (is_feat_fgt_supported()) {
335 /*
336 * Initialize HFG*_EL2 registers with a default value so legacy
337 * systems unaware of FEAT_FGT do not get trapped due to their lack
338 * of initialization for this feature.
339 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000340 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500341 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000342 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500343 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000344 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500345 HFGWTR_EL2_INIT_VAL);
346 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100347#else
348 /* Initialize EL1 context registers */
349 setup_el1_context(ctx, ep);
350#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000351
352 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600353}
354
Achin Gupta7aea9082014-02-01 07:51:28 +0000355/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600356 * The following function performs initialization of the cpu_context 'ctx'
357 * for first use that is common to all security states, and sets the
358 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100359 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000360 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100361 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100362 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600363static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100364{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000365 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100366 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100367 el3_state_t *state;
368 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100369
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100370 state = get_el3state_ctx(ctx);
371
Andrew Thoelke4e126072014-06-04 21:10:52 +0100372 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000373 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100374
375 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100376 * The lower-EL context is zeroed so that no stale values leak to a world.
377 * It is assumed that an all-zero lower-EL context is good enough for it
378 * to boot correctly. However, there are very few registers where this
379 * is not true and some values need to be recreated.
380 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100381#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100382 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
383
384 /*
385 * These bits are set in the gicv3 driver. Losing them (especially the
386 * SRE bit) is problematic for all worlds. Henceforth recreate them.
387 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000388 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100389 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000390 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100391
392 /*
393 * The actlr_el2 register can be initialized in platform's reset handler
394 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
395 */
396 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100397#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100398
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100399 /* Start with a clean SCR_EL3 copy as all relevant values are set */
400 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500401
David Cunadofee86532017-04-13 22:38:29 +0100402 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100403 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
404 * EL2, EL1 and EL0 are not trapped to EL3.
405 *
406 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
407 * EL2, EL1 and EL0 are not trapped to EL3.
408 *
409 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
410 * both Security states and both Execution states.
411 *
412 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
413 * Non-secure memory.
414 */
415 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
416
417 scr_el3 |= SCR_SIF_BIT;
418
419 /*
David Cunadofee86532017-04-13 22:38:29 +0100420 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
421 * Exception level as specified by SPSR.
422 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500423 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100424 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500425 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600426
David Cunadofee86532017-04-13 22:38:29 +0100427 /*
428 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500429 * Secure timer registers to EL3, from AArch64 state only, if specified
430 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
431 * bit always behaves as 1 (i.e. secure physical timer register access
432 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100433 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500434 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100435 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500436 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100437
johpow01f91e59f2021-08-04 19:38:18 -0500438 /*
439 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
440 * SCR_EL3.HXEn.
441 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000442 if (is_feat_hcx_supported()) {
443 scr_el3 |= SCR_HXEn_BIT;
444 }
johpow01f91e59f2021-08-04 19:38:18 -0500445
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400446 /*
Andre Przywara8fc8e182024-08-09 17:04:22 +0100447 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
448 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
449 * SCR_EL3.EnAS0.
450 */
451 if (is_feat_ls64_accdata_supported()) {
452 scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
453 }
454
455 /*
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400456 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
457 * registers are trapped to EL3.
458 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000459 if (is_feat_rng_trap_supported()) {
460 scr_el3 |= SCR_TRNDR_BIT;
461 }
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400462
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000463#if FAULT_INJECTION_SUPPORT
464 /* Enable fault injection from lower ELs */
465 scr_el3 |= SCR_FIEN_BIT;
466#endif
467
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100468#if CTX_INCLUDE_PAUTH_REGS
469 /*
470 * Enable Pointer Authentication globally for all the worlds.
471 *
472 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
473 * other than EL3
474 *
475 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
476 * than EL3
477 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000478 if (is_armv8_3_pauth_present()) {
479 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
480 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100481#endif /* CTX_INCLUDE_PAUTH_REGS */
482
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000483 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000484 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
485 */
486 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
487 scr_el3 |= SCR_TCR2EN_BIT;
488 }
489
490 /*
Mark Brown293a6612023-03-14 20:48:43 +0000491 * SCR_EL3.PIEN: Enable permission indirection and overlay
492 * registers for AArch64 if present.
493 */
494 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
495 scr_el3 |= SCR_PIEN_BIT;
496 }
497
498 /*
Mark Brown326f2952023-03-14 21:33:04 +0000499 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
500 */
501 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
502 scr_el3 |= SCR_GCSEn_BIT;
503 }
504
505 /*
David Cunadofee86532017-04-13 22:38:29 +0100506 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
507 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
508 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500509 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
510 * same conditions as HVC instructions and when the processor supports
511 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500512 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
513 * CNTPOFF_EL2 register under the same conditions as HVC instructions
514 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100515 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000516 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
517 || ((GET_RW(ep->spsr) != MODE_RW_64)
518 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100519 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500520
Andre Przywarae8920f62022-11-10 14:28:01 +0000521 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500522 scr_el3 |= SCR_FGTEN_BIT;
523 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500524
Andre Przywarac3464182022-11-17 17:30:43 +0000525 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500526 scr_el3 |= SCR_ECVEN_BIT;
527 }
David Cunadofee86532017-04-13 22:38:29 +0100528 }
529
johpow013e24c162020-04-22 14:05:13 -0500530 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000531 if (is_feat_twed_supported()) {
532 /* Set delay in SCR_EL3 */
533 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
534 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
535 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500536
Andre Przywara0cf77402023-01-27 12:25:49 +0000537 /* Enable WFE delay */
538 scr_el3 |= SCR_TWEDEn_BIT;
539 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100540
541#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
542 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
543 if (is_feat_sel2_supported()) {
544 scr_el3 |= SCR_EEL2_BIT;
545 }
546#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500547
David Cunadofee86532017-04-13 22:38:29 +0100548 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100549 * Populate EL3 state so that we've the right context
550 * before doing ERET
551 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100552 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
553 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
554 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
555
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100556 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
557 mdcr_el3 = MDCR_EL3_RESET_VAL;
558
559 /* ---------------------------------------------------------------------
560 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
561 * Some fields are architecturally UNKNOWN on reset.
562 *
563 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
564 * Debug exceptions, other than Breakpoint Instruction exceptions, are
565 * disabled from all ELs in Secure state.
566 *
567 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
568 * privileged debug from S-EL1.
569 *
570 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
571 * access to the powerdown debug registers do not trap to EL3.
572 *
573 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
574 * debug registers, other than those registers that are controlled by
575 * MDCR_EL3.TDOSA.
576 */
577 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
578 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
579 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
580
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000581#if IMAGE_BL31
582 /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
583 if (is_feat_trf_supported()) {
584 trf_enable(ctx);
585 }
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000586
587 pmuv3_enable(ctx);
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000588#endif /* IMAGE_BL31 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100589
Andrew Thoelke4e126072014-06-04 21:10:52 +0100590 /*
591 * Store the X0-X7 value from the entrypoint into the context
592 * Use memcpy as we are in control of the layout of the structures
593 */
594 gp_regs = get_gpregs_ctx(ctx);
595 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
596}
597
598/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600599 * Context management library initialization routine. This library is used by
600 * runtime services to share pointers to 'cpu_context' structures for secure
601 * non-secure and realm states. Management of the structures and their associated
602 * memory is not done by the context management library e.g. the PSCI service
603 * manages the cpu context used for entry from and exit to the non-secure state.
604 * The Secure payload dispatcher service manages the context(s) corresponding to
605 * the secure state. It also uses this library to get access to the non-secure
606 * state cpu context pointers.
607 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
608 * which will be used for programming an entry into a lower EL. The same context
609 * will be used to save state upon exception entry from that EL.
610 ******************************************************************************/
611void __init cm_init(void)
612{
613 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100614 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600615 * that will be done when the BSS is zeroed out.
616 */
617}
618
619/*******************************************************************************
620 * This is the high-level function used to initialize the cpu_context 'ctx' for
621 * first use. It performs initializations that are common to all security states
622 * and initializations specific to the security state specified in 'ep'
623 ******************************************************************************/
624void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
625{
626 unsigned int security_state;
627
628 assert(ctx != NULL);
629
630 /*
631 * Perform initializations that are common
632 * to all security states
633 */
634 setup_context_common(ctx, ep);
635
636 security_state = GET_SECURITY_STATE(ep->h.attr);
637
638 /* Perform security state specific initializations */
639 switch (security_state) {
640 case SECURE:
641 setup_secure_context(ctx, ep);
642 break;
643#if ENABLE_RME
644 case REALM:
645 setup_realm_context(ctx, ep);
646 break;
647#endif
648 case NON_SECURE:
649 setup_ns_context(ctx, ep);
650 break;
651 default:
652 ERROR("Invalid security state\n");
653 panic();
654 break;
655 }
656}
657
658/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000659 * Enable architecture extensions for EL3 execution. This function only updates
660 * registers in-place which are expected to either never change or be
661 * overwritten by el3_exit.
662 ******************************************************************************/
663#if IMAGE_BL31
664void cm_manage_extensions_el3(void)
665{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100666 if (is_feat_amu_supported()) {
667 amu_init_el3();
668 }
669
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000670 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000671 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000672 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100673
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000674 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000675}
676#endif /* IMAGE_BL31 */
677
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000678/******************************************************************************
679 * Function to initialise the registers with the RESET values in the context
680 * memory, which are maintained per world.
681 ******************************************************************************/
682#if IMAGE_BL31
683void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
684{
685 /*
686 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
687 *
688 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
689 * by Advanced SIMD, floating-point or SVE instructions (if
690 * implemented) do not trap to EL3.
691 *
692 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
693 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
694 */
695 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600696
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000697 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600698
699 /*
700 * Initialize MPAM3_EL3 to its default reset value
701 *
702 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
703 * all lower ELn MPAM3_EL3 register access to, trap to EL3
704 */
705
706 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000707}
708#endif /* IMAGE_BL31 */
709
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000710/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100711 * Initialise per_world_context for Non-Secure world.
712 * This function enables the architecture extensions, which have same value
713 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000714 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000715#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100716void manage_extensions_nonsecure_per_world(void)
717{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000718 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
719
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100720 if (is_feat_sme_supported()) {
721 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100722 }
723
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000724 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100725 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
726 }
727
728 if (is_feat_amu_supported()) {
729 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
730 }
731
732 if (is_feat_sys_reg_trace_supported()) {
733 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000734 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600735
736 if (is_feat_mpam_supported()) {
737 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
738 }
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600739
740 if (is_feat_fpmr_supported()) {
741 fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
742 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100743}
744#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000745
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100746/*******************************************************************************
747 * Initialise per_world_context for Secure world.
748 * This function enables the architecture extensions, which have same value
749 * across the cores for the secure world.
750 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100751static void manage_extensions_secure_per_world(void)
752{
753#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000754 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
755
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000756 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100757
758 if (ENABLE_SME_FOR_SWD) {
759 /*
760 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
761 * SME, SVE, and FPU/SIMD context properly managed.
762 */
763 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
764 } else {
765 /*
766 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
767 * world can safely use the associated registers.
768 */
769 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
770 }
771 }
772 if (is_feat_sve_supported()) {
773 if (ENABLE_SVE_FOR_SWD) {
774 /*
775 * Enable SVE and FPU in secure context, SPM must ensure
776 * that the SVE and FPU register contexts are properly managed.
777 */
778 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
779 } else {
780 /*
781 * Disable SVE and FPU in secure context so non-secure world
782 * can safely use them.
783 */
784 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
785 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000786 }
787
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100788 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000789 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100790 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000791 }
792
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100793 has_secure_perworld_init = true;
794#endif /* IMAGE_BL31 */
795}
796
797/*******************************************************************************
798 * Enable architecture extensions on first entry to Non-secure world.
799 ******************************************************************************/
800static void manage_extensions_nonsecure(cpu_context_t *ctx)
801{
802#if IMAGE_BL31
803 if (is_feat_amu_supported()) {
804 amu_enable(ctx);
805 }
806
807 if (is_feat_sme_supported()) {
808 sme_enable(ctx);
809 }
810
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500811 if (is_feat_fgt2_supported()) {
812 fgt2_enable(ctx);
813 }
814
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500815 if (is_feat_debugv8p9_supported()) {
816 debugv8p9_extended_bp_wp_enable(ctx);
817 }
818
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000819 /*
820 * SPE, TRBE, and BRBE have multi-field enables that affect which world
821 * they apply to. Despite this, it is useful to ignore these for
822 * simplicity in determining the feature's per world enablement status.
823 * This is only possible when context is written per-world. Relied on
824 * by SMCCC_ARCH_FEATURE_AVAILABILITY
825 */
826 if (is_feat_spe_supported()) {
827 spe_enable(ctx);
828 }
829
830 if (is_feat_trbe_supported()) {
831 trbe_enable(ctx);
832 }
833
Boyan Karatotev066978e2024-10-18 11:02:54 +0100834 if (is_feat_brbe_supported()) {
835 brbe_enable(ctx);
836 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000837#endif /* IMAGE_BL31 */
838}
839
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000840/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
841static __unused void enable_pauth_el2(void)
842{
843 u_register_t hcr_el2 = read_hcr_el2();
844 /*
845 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
846 * accessing key registers or using pointer authentication instructions
847 * from lower ELs.
848 */
849 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
850
851 write_hcr_el2(hcr_el2);
852}
853
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500854#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000855/*******************************************************************************
856 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
857 * world when EL2 is empty and unused.
858 ******************************************************************************/
859static void manage_extensions_nonsecure_el2_unused(void)
860{
861#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000862 if (is_feat_spe_supported()) {
863 spe_init_el2_unused();
864 }
865
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100866 if (is_feat_amu_supported()) {
867 amu_init_el2_unused();
868 }
869
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000870 if (is_feat_mpam_supported()) {
871 mpam_init_el2_unused();
872 }
873
874 if (is_feat_trbe_supported()) {
875 trbe_init_el2_unused();
876 }
877
878 if (is_feat_sys_reg_trace_supported()) {
879 sys_reg_trace_init_el2_unused();
880 }
881
882 if (is_feat_trf_supported()) {
883 trf_init_el2_unused();
884 }
885
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000886 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000887
888 if (is_feat_sve_supported()) {
889 sve_init_el2_unused();
890 }
891
892 if (is_feat_sme_supported()) {
893 sme_init_el2_unused();
894 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000895
Arvind Ram Prakashf915deb2025-01-09 17:18:30 -0600896 if (is_feat_mops_supported()) {
897 write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
898 }
899
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000900#if ENABLE_PAUTH
901 enable_pauth_el2();
902#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000903#endif /* IMAGE_BL31 */
904}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500905#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000906
907/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100908 * Enable architecture extensions on first entry to Secure world.
909 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500910static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100911{
912#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000913 if (is_feat_sme_supported()) {
914 if (ENABLE_SME_FOR_SWD) {
915 /*
916 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
917 * must ensure SME, SVE, and FPU/SIMD context properly managed.
918 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000919 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000920 sme_enable(ctx);
921 } else {
922 /*
923 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
924 * world can safely use the associated registers.
925 */
926 sme_disable(ctx);
927 }
928 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000929
930 /*
931 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
932 * sysreg access can. In case the EL1 controls leave them active on
933 * context switch, we want the owning security state to be NS so Secure
934 * can't be DOSed.
935 */
936 if (is_feat_spe_supported()) {
937 spe_disable(ctx);
938 }
939
940 if (is_feat_trbe_supported()) {
941 trbe_disable(ctx);
942 }
johpow019baade32021-07-08 14:14:00 -0500943#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100944}
945
Chris Kay564c2862024-02-06 15:43:40 +0000946#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100947/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100948 * The following function initializes the cpu_context for a CPU specified by
949 * its `cpu_idx` for first use, and sets the initial entrypoint state as
950 * specified by the entry_point_info structure.
951 ******************************************************************************/
952void cm_init_context_by_index(unsigned int cpu_idx,
953 const entry_point_info_t *ep)
954{
955 cpu_context_t *ctx;
956 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100957 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100958}
Chris Kay564c2862024-02-06 15:43:40 +0000959#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100960
961/*******************************************************************************
962 * The following function initializes the cpu_context for the current CPU
963 * for first use, and sets the initial entrypoint state as specified by the
964 * entry_point_info structure.
965 ******************************************************************************/
966void cm_init_my_context(const entry_point_info_t *ep)
967{
968 cpu_context_t *ctx;
969 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100970 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100971}
972
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000973/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500974static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000975{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500976#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000977 u_register_t hcr_el2 = HCR_RESET_VAL;
978 u_register_t mdcr_el2;
979 u_register_t scr_el3;
980
981 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
982
983 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
984 if ((scr_el3 & SCR_RW_BIT) != 0U) {
985 hcr_el2 |= HCR_RW_BIT;
986 }
987
988 write_hcr_el2(hcr_el2);
989
990 /*
991 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
992 * All fields have architecturally UNKNOWN reset values.
993 */
994 write_cptr_el2(CPTR_EL2_RESET_VAL);
995
996 /*
997 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
998 * reset and are set to zero except for field(s) listed below.
999 *
1000 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1001 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1002 *
1003 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1004 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1005 */
1006 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1007
1008 /*
1009 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1010 * UNKNOWN value.
1011 */
1012 write_cntvoff_el2(0);
1013
1014 /*
1015 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1016 * respectively.
1017 */
1018 write_vpidr_el2(read_midr_el1());
1019 write_vmpidr_el2(read_mpidr_el1());
1020
1021 /*
1022 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1023 *
1024 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1025 * translation is disabled, cache maintenance operations depend on the
1026 * VMID.
1027 *
1028 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1029 * disabled.
1030 */
1031 write_vttbr_el2(VTTBR_RESET_VAL &
1032 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1033 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1034
1035 /*
1036 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1037 * Some fields are architecturally UNKNOWN on reset.
1038 *
1039 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1040 * register accesses to the Debug ROM registers are not trapped to EL2.
1041 *
1042 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1043 * accesses to the powerdown debug registers are not trapped to EL2.
1044 *
1045 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1046 * debug registers do not trap to EL2.
1047 *
1048 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1049 * EL2.
1050 */
1051 mdcr_el2 = MDCR_EL2_RESET_VAL &
1052 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1053 MDCR_EL2_TDE_BIT);
1054
1055 write_mdcr_el2(mdcr_el2);
1056
1057 /*
1058 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1059 *
1060 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1061 * EL1 accesses to System registers do not trap to EL2.
1062 */
1063 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1064
1065 /*
1066 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1067 * reset.
1068 *
1069 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1070 * and prevent timer interrupts.
1071 */
1072 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1073
1074 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001075#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001076}
1077
Soby Mathewb0082d22015-04-09 13:40:55 +01001078/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001079 * Prepare the CPU system registers for first entry into realm, secure, or
1080 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001081 *
1082 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1083 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1084 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1085 * For all entries, the EL1 registers are initialized from the cpu_context
1086 ******************************************************************************/
1087void cm_prepare_el3_exit(uint32_t security_state)
1088{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001089 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001090 cpu_context_t *ctx = cm_get_context(security_state);
1091
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001092 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001093
1094 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001095 uint64_t el2_implemented = el_implemented(2);
1096
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001097 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001098 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001099
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001100 if (el2_implemented != EL_IMPL_NONE) {
1101
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001102 /*
1103 * If context is not being used for EL2, initialize
1104 * HCRX_EL2 with its init value here.
1105 */
1106 if (is_feat_hcx_supported()) {
1107 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1108 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001109
1110 /*
1111 * Initialize Fine-grained trap registers introduced
1112 * by FEAT_FGT so all traps are initially disabled when
1113 * switching to EL2 or a lower EL, preventing undesired
1114 * behavior.
1115 */
1116 if (is_feat_fgt_supported()) {
1117 /*
1118 * Initialize HFG*_EL2 registers with a default
1119 * value so legacy systems unaware of FEAT_FGT
1120 * do not get trapped due to their lack of
1121 * initialization for this feature.
1122 */
1123 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1124 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1125 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1126 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001127
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001128 /* Condition to ensure EL2 is being used. */
1129 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001130 /* Initialize SCTLR_EL2 register with reset value. */
1131 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001132
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001133 /*
1134 * If workaround of errata 764081 for Cortex-A75
1135 * is used then set SCTLR_EL2.IESB to enable
1136 * Implicit Error Synchronization Barrier.
1137 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001138 if (errata_a75_764081_applies()) {
1139 sctlr_el2 |= SCTLR_IESB_BIT;
1140 }
1141
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001142 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001143 } else {
1144 /*
1145 * (scr_el3 & SCR_HCE_BIT==0)
1146 * EL2 implemented but unused.
1147 */
1148 init_nonsecure_el2_unused(ctx);
1149 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001150 }
1151 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001152#if (!CTX_INCLUDE_EL2_REGS)
1153 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001154 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001155#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001156 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001157}
1158
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001159#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001160
1161static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1162{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001163 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001164 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001165 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001166 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001167 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1168 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1169 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1170 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001171}
1172
1173static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1174{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001175 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001176 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001177 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001178 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001179 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1180 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1181 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1182 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001183}
1184
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001185static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1186{
1187 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1188 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1189 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1190 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1191 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1192}
1193
1194static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1195{
1196 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1197 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1198 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1199 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1200 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1201}
1202
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001203static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001204{
1205 u_register_t mpam_idr = read_mpamidr_el1();
1206
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001207 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001208
1209 /*
1210 * The context registers that we intend to save would be part of the
1211 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1212 */
1213 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1214 return;
1215 }
1216
1217 /*
1218 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1219 * MPAMIDR_HAS_HCR_BIT == 1.
1220 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001221 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1222 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1223 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001224
1225 /*
1226 * The number of MPAMVPM registers is implementation defined, their
1227 * number is stored in the MPAMIDR_EL1 register.
1228 */
1229 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1230 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001231 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001232 __fallthrough;
1233 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001234 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001235 __fallthrough;
1236 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001237 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001238 __fallthrough;
1239 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001240 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001241 __fallthrough;
1242 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001243 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001244 __fallthrough;
1245 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001246 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001247 __fallthrough;
1248 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001249 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001250 break;
1251 }
1252}
1253
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001254static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001255{
1256 u_register_t mpam_idr = read_mpamidr_el1();
1257
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001258 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001259
1260 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1261 return;
1262 }
1263
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001264 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1265 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1266 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001267
1268 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1269 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001270 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001271 __fallthrough;
1272 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001273 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001274 __fallthrough;
1275 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001276 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001277 __fallthrough;
1278 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001279 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001280 __fallthrough;
1281 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001282 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001283 __fallthrough;
1284 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001285 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001286 __fallthrough;
1287 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001288 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001289 break;
1290 }
1291}
1292
Manish Pandey238262f2024-02-05 21:40:21 +00001293/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001294 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001295 * ICH_AP0R<n>_EL2
1296 * ICH_AP1R<n>_EL2
1297 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001298 *
1299 * NOTE: For a system with S-EL2 present but not enabled, accessing
1300 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1301 * SCR_EL3.NS = 1 before accessing this register.
1302 * ---------------------------------------------------------------------------
1303 */
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001304static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001305{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001306 u_register_t scr_el3 = read_scr_el3();
1307
Manish Pandey238262f2024-02-05 21:40:21 +00001308#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001309 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001310#else
Manish Pandey238262f2024-02-05 21:40:21 +00001311 write_scr_el3(scr_el3 | SCR_NS_BIT);
1312 isb();
1313
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001314 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001315
1316 write_scr_el3(scr_el3);
1317 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001318#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001319 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001320
1321 if (errata_ich_vmcr_el2_applies()) {
1322 if (security_state == SECURE) {
1323 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1324 } else {
1325 write_scr_el3(scr_el3 | SCR_NS_BIT);
1326 }
1327 isb();
1328 }
1329
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001330 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001331
1332 if (errata_ich_vmcr_el2_applies()) {
1333 write_scr_el3(scr_el3);
1334 isb();
1335 }
Manish Pandey238262f2024-02-05 21:40:21 +00001336}
1337
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001338static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001339{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001340 u_register_t scr_el3 = read_scr_el3();
1341
Manish Pandey238262f2024-02-05 21:40:21 +00001342#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001343 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001344#else
Manish Pandey238262f2024-02-05 21:40:21 +00001345 write_scr_el3(scr_el3 | SCR_NS_BIT);
1346 isb();
1347
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001348 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001349
1350 write_scr_el3(scr_el3);
1351 isb();
1352#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001353 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001354
1355 if (errata_ich_vmcr_el2_applies()) {
1356 if (security_state == SECURE) {
1357 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1358 } else {
1359 write_scr_el3(scr_el3 | SCR_NS_BIT);
1360 }
1361 isb();
1362 }
1363
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001364 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001365
1366 if (errata_ich_vmcr_el2_applies()) {
1367 write_scr_el3(scr_el3);
1368 isb();
1369 }
Manish Pandey238262f2024-02-05 21:40:21 +00001370}
1371
1372/* -----------------------------------------------------
1373 * The following registers are not added:
1374 * AMEVCNTVOFF0<n>_EL2
1375 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001376 * -----------------------------------------------------
1377 */
1378static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1379{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001380 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1381 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1382 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1383 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1384 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1385 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1386 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001387 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001388 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001389 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001390 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1391 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1392 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1393 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1394 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1395 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1396 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1397 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1398 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1399 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1400 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1401 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1402 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1403 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001404 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1405 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1406 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1407 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001408
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001409 write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1410 write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001411}
1412
1413static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1414{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001415 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1416 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1417 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1418 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1419 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1420 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1421 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001422 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001423 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001424 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001425 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1426 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1427 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1428 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1429 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1430 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1431 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1432 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1433 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1434 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1435 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1436 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1437 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1438 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1439 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1440 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1441 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1442 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1443 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1444 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001445}
1446
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001447/*******************************************************************************
1448 * Save EL2 sysreg context
1449 ******************************************************************************/
1450void cm_el2_sysregs_context_save(uint32_t security_state)
1451{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001452 cpu_context_t *ctx;
1453 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001454
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001455 ctx = cm_get_context(security_state);
1456 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001457
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001458 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001459
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001460 el2_sysregs_context_save_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001461 el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001462
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001463 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001464 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001465 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001466
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001467 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001468 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001469 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001470
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001471 if (is_feat_fgt_supported()) {
1472 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1473 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001474
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001475 if (is_feat_fgt2_supported()) {
1476 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1477 }
1478
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001479 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001480 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001481 }
Andre Przywarac3464182022-11-17 17:30:43 +00001482
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001483 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001484 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1485 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001486 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001487 }
Andre Przywara870627e2023-01-27 12:25:49 +00001488
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001489 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001490 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1491 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001492 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001493
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001494 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001495 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001496 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001497
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001498 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001499 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001500 }
Andre Przywara902c9022022-11-17 17:30:43 +00001501
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001502 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001503 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1504 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 }
Andre Przywara902c9022022-11-17 17:30:43 +00001506
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001508 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001510
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001511 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001512 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001513 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001514
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001515 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001516 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1517 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001518 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001519
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001520 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001521 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001522 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001523
1524 if (is_feat_s2pie_supported()) {
1525 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1526 }
1527
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001528 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001529 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1530 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001531 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001532
1533 if (is_feat_sctlr2_supported()) {
1534 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1535 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001536}
1537
1538/*******************************************************************************
1539 * Restore EL2 sysreg context
1540 ******************************************************************************/
1541void cm_el2_sysregs_context_restore(uint32_t security_state)
1542{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001543 cpu_context_t *ctx;
1544 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001545
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001546 ctx = cm_get_context(security_state);
1547 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001548
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001549 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001550
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001551 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001552 el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001553
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001554 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001555 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001556 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001557
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001558 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001559 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001560 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001561
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001562 if (is_feat_fgt_supported()) {
1563 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1564 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001565
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001566 if (is_feat_fgt2_supported()) {
1567 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1568 }
1569
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001570 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001571 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001572 }
Andre Przywarac3464182022-11-17 17:30:43 +00001573
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001574 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001575 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1576 contextidr_el2));
1577 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001578 }
Andre Przywara870627e2023-01-27 12:25:49 +00001579
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001580 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001581 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1582 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001583 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001584
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001585 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001586 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001587 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001588
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001589 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001590 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001591 }
Andre Przywara902c9022022-11-17 17:30:43 +00001592
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001593 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001594 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1595 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001596 }
Andre Przywara902c9022022-11-17 17:30:43 +00001597
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001598 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001599 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001600 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001601
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001602 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001603 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001604 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001605
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001606 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001607 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1608 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001609 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001610
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001611 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001612 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001613 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001614
1615 if (is_feat_s2pie_supported()) {
1616 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1617 }
1618
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001619 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001620 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1621 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001622 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001623
1624 if (is_feat_sctlr2_supported()) {
1625 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1626 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001627}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001628#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001629
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001630#if IMAGE_BL31
1631/*********************************************************************************
1632* This function allows Architecture features asymmetry among cores.
1633* TF-A assumes that all the cores in the platform has architecture feature parity
1634* and hence the context is setup on different core (e.g. primary sets up the
1635* context for secondary cores).This assumption may not be true for systems where
1636* cores are not conforming to same Arch version or there is CPU Erratum which
1637* requires certain feature to be be disabled only on a given core.
1638*
1639* This function is called on secondary cores to override any disparity in context
1640* setup by primary, this would be called during warmboot path.
1641*********************************************************************************/
1642void cm_handle_asymmetric_features(void)
1643{
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001644 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
Manish Pandey929e6962024-07-18 16:27:13 +01001645
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001646 assert(ctx != NULL);
Manish Pandey929e6962024-07-18 16:27:13 +01001647
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001648#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey929e6962024-07-18 16:27:13 +01001649 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001650 spe_enable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001651 } else {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001652 spe_disable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001653 }
1654#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001655
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001656#if ERRATA_A520_2938996 || ERRATA_X4_2726228
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001657 if (check_if_affected_core() == ERRATA_APPLIES) {
1658 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001659 trbe_disable(ctx);
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001660 }
1661 }
1662#endif
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001663
1664#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1665 el3_state_t *el3_state = get_el3state_ctx(ctx);
1666 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1667
1668 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1669 tcr2_enable(ctx);
1670 } else {
1671 tcr2_disable(ctx);
1672 }
1673#endif
1674
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001675}
1676#endif
1677
Andrew Thoelke4e126072014-06-04 21:10:52 +01001678/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001679 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1680 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1681 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1682 * cm_prepare_el3_exit function.
1683 ******************************************************************************/
1684void cm_prepare_el3_exit_ns(void)
1685{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001686#if IMAGE_BL31
1687 /*
1688 * Check and handle Architecture feature asymmetry among cores.
1689 *
1690 * In warmboot path secondary cores context is initialized on core which
1691 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1692 * it in this function call.
1693 * For Symmetric cores this is an empty function.
1694 */
1695 cm_handle_asymmetric_features();
1696#endif
1697
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001698#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001699#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001700 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1701 assert(ctx != NULL);
1702
Zelalem Aweke20126002022-04-08 16:48:05 -05001703 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001704 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001705 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1706 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001707#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001708
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001709 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001710 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001711 cm_set_next_eret_context(NON_SECURE);
1712#else
1713 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001714#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001715}
1716
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001717#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1718/*******************************************************************************
1719 * The next set of six functions are used by runtime services to save and restore
1720 * EL1 context on the 'cpu_context' structure for the specified security state.
1721 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001722static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1723{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001724 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1725 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001726
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001727#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001728 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1729 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001730#endif /* (!ERRATA_SPECULATIVE_AT) */
1731
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001732 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1733 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1734 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1735 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001736 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1737 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1738 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1739 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1740 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1741 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001742 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1743 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1744 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1745 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1746 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1747 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1748 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001749
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001750 write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
1751 write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
1752 write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
1753
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001754 if (CTX_INCLUDE_AARCH32_REGS) {
1755 /* Save Aarch32 registers */
1756 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1757 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1758 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1759 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1760 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1761 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1762 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001763
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001764 if (NS_TIMER_SWITCH) {
1765 /* Save NS Timer registers */
1766 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1767 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1768 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1769 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1770 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1771 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001772
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001773 if (is_feat_mte2_supported()) {
1774 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1775 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1776 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1777 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1778 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001779
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001780 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001781 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001782 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001783
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001784 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001785 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1786 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001787 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001788
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001789 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001790 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001791 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001792
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001793 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001794 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001795 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001796
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001797 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001798 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001799 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001800
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001801 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001802 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001803 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001804
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001805 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001806 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1807 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001808 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001809
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001810 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001811 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1812 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1813 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1814 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001815 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001816
1817 if (is_feat_the_supported()) {
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001818 write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
1819 write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001820 }
1821
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001822 if (is_feat_sctlr2_supported()) {
1823 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1824 }
1825
Andre Przywara8fc8e182024-08-09 17:04:22 +01001826 if (is_feat_ls64_accdata_supported()) {
1827 write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1828 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001829}
1830
1831static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1832{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001833 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1834 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001835
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001836#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001837 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1838 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001839#endif /* (!ERRATA_SPECULATIVE_AT) */
1840
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001841 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1842 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1843 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1844 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1845 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1846 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1847 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1848 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1849 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1850 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1851 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1852 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1853 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1854 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1855 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1856 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1857 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1858 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1859 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1860 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001861
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001862 if (CTX_INCLUDE_AARCH32_REGS) {
1863 /* Restore Aarch32 registers */
1864 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1865 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1866 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1867 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1868 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1869 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1870 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001871
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001872 if (NS_TIMER_SWITCH) {
1873 /* Restore NS Timer registers */
1874 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1875 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1876 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1877 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1878 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1879 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001880
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001881 if (is_feat_mte2_supported()) {
1882 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1883 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1884 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1885 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1886 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001887
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001888 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001889 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001890 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001891
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001892 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001893 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1894 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001895 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001896
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001897 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001898 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001899 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001900
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001901 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001902 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001903 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001904
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001905 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001906 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001907 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001908
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001909 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001910 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001911 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001912
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001913 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001914 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1915 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001916 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001917
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001918 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001919 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1920 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1921 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1922 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001923 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001924
1925 if (is_feat_the_supported()) {
1926 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1927 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1928 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001929
1930 if (is_feat_sctlr2_supported()) {
1931 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1932 }
1933
Andre Przywara8fc8e182024-08-09 17:04:22 +01001934 if (is_feat_ls64_accdata_supported()) {
1935 write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1936 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001937}
1938
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001939/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001940 * The next couple of functions are used by runtime services to save and restore
1941 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001942 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001943void cm_el1_sysregs_context_save(uint32_t security_state)
1944{
Dan Handleye2712bc2014-04-10 15:37:22 +01001945 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001946
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001947 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001948 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001949
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001950 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001951
1952#if IMAGE_BL31
1953 if (security_state == SECURE)
1954 PUBLISH_EVENT(cm_exited_secure_world);
1955 else
1956 PUBLISH_EVENT(cm_exited_normal_world);
1957#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001958}
1959
1960void cm_el1_sysregs_context_restore(uint32_t security_state)
1961{
Dan Handleye2712bc2014-04-10 15:37:22 +01001962 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001963
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001964 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001965 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001966
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001967 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001968
1969#if IMAGE_BL31
1970 if (security_state == SECURE)
1971 PUBLISH_EVENT(cm_entering_secure_world);
1972 else
1973 PUBLISH_EVENT(cm_entering_normal_world);
1974#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001975}
1976
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001977#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1978
Achin Gupta7aea9082014-02-01 07:51:28 +00001979/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001980 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1981 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001982 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001983void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001984{
Dan Handleye2712bc2014-04-10 15:37:22 +01001985 cpu_context_t *ctx;
1986 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001987
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001988 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001989 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001990
Andrew Thoelke4e126072014-06-04 21:10:52 +01001991 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001992 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001993 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001994}
1995
1996/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001997 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1998 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001999 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01002000void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01002001 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00002002{
Dan Handleye2712bc2014-04-10 15:37:22 +01002003 cpu_context_t *ctx;
2004 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00002005
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002006 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002007 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00002008
2009 /* Populate EL3 state so that ERET jumps to the correct entry */
2010 state = get_el3state_ctx(ctx);
2011 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01002012 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00002013}
2014
2015/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01002016 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
2017 * pertaining to the given security state using the value and bit position
2018 * specified in the parameters. It preserves all other bits.
2019 ******************************************************************************/
2020void cm_write_scr_el3_bit(uint32_t security_state,
2021 uint32_t bit_pos,
2022 uint32_t value)
2023{
2024 cpu_context_t *ctx;
2025 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002026 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01002027
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002028 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002029 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002030
2031 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05002032 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01002033
2034 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002035 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01002036
2037 /*
2038 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2039 * and set it to its new value.
2040 */
2041 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002042 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05002043 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002044 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01002045 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2046}
2047
2048/*******************************************************************************
2049 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2050 * given security state.
2051 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002052u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01002053{
2054 cpu_context_t *ctx;
2055 el3_state_t *state;
2056
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002057 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002058 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002059
2060 /* Populate EL3 state so that ERET jumps to the correct entry */
2061 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002062 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01002063}
2064
2065/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002066 * This function is used to program the context that's used for exception
2067 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2068 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00002069 ******************************************************************************/
2070void cm_set_next_eret_context(uint32_t security_state)
2071{
Dan Handleye2712bc2014-04-10 15:37:22 +01002072 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002073
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002074 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002075 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002076
Andrew Thoelke4e126072014-06-04 21:10:52 +01002077 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002078}