blob: 7795fcf82b67789b89f70838cd64e2dee02339c5 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja4c3a4612025-01-29 15:01:10 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060031#include <lib/extensions/fpmr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/mpam.h>
Boyan Karatotevb34fd002025-04-02 11:02:44 +010033#include <lib/extensions/pauth.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000034#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050035#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000036#include <lib/extensions/spe.h>
37#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010038#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010039#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010040#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010041#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010042#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000043#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000044
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010045#if ENABLE_FEAT_TWED
46/* Make sure delay value fits within the range(0-15) */
47CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
48#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000049
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010050per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
51static bool has_secure_perworld_init;
52
Boyan Karatotev36cebf92023-03-08 11:56:49 +000053static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010054static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010055static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050056
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010057#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050058static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
59{
60 u_register_t sctlr_elx, actlr_elx;
61
62 /*
63 * Initialise SCTLR_EL1 to the reset value corresponding to the target
64 * execution state setting all fields rather than relying on the hw.
65 * Some fields have architecturally UNKNOWN reset values and these are
66 * set to zero.
67 *
68 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
69 *
70 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
71 * required by PSCI specification)
72 */
73 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
74 if (GET_RW(ep->spsr) == MODE_RW_64) {
75 sctlr_elx |= SCTLR_EL1_RES1;
76 } else {
77 /*
78 * If the target execution state is AArch32 then the following
79 * fields need to be set.
80 *
81 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
82 * instructions are not trapped to EL1.
83 *
84 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
85 * instructions are not trapped to EL1.
86 *
87 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
88 * CP15DMB, CP15DSB, and CP15ISB instructions.
89 */
90 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
91 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
92 }
93
Zelalem Aweke20126002022-04-08 16:48:05 -050094 /*
95 * If workaround of errata 764081 for Cortex-A75 is used then set
96 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
97 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050098 if (errata_a75_764081_applies()) {
99 sctlr_elx |= SCTLR_IESB_BIT;
100 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100101
Zelalem Aweke20126002022-04-08 16:48:05 -0500102 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100103 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500104
105 /*
106 * Base the context ACTLR_EL1 on the current value, as it is
107 * implementation defined. The context restore process will write
108 * the value from the context to the actual register and can cause
109 * problems for processor cores that don't expect certain bits to
110 * be zero.
111 */
112 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100113 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500114}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100115#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500116
Zelalem Aweke42401112022-01-05 17:12:24 -0600117/******************************************************************************
118 * This function performs initializations that are specific to SECURE state
119 * and updates the cpu context specified by 'ctx'.
120 *****************************************************************************/
121static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000122{
Zelalem Aweke42401112022-01-05 17:12:24 -0600123 u_register_t scr_el3;
124 el3_state_t *state;
125
126 state = get_el3state_ctx(ctx);
127 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
128
129#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000130 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600131 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
132 * indicated by the interrupt routing model for BL31.
133 */
134 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
135#endif
136
Govindraj Raja73e1d802024-02-28 14:37:09 -0600137 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
138 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600139 scr_el3 |= SCR_ATA_BIT;
140 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600141
Zelalem Aweke42401112022-01-05 17:12:24 -0600142 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
143
Zelalem Aweke20126002022-04-08 16:48:05 -0500144 /*
145 * Initialize EL1 context registers unless SPMC is running
146 * at S-EL2.
147 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100148#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500149 setup_el1_context(ctx, ep);
150#endif
151
Zelalem Aweke42401112022-01-05 17:12:24 -0600152 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100153
154 /**
155 * manage_extensions_secure_per_world api has to be executed once,
156 * as the registers getting initialised, maintain constant value across
157 * all the cpus for the secure world.
158 * Henceforth, this check ensures that the registers are initialised once
159 * and avoids re-initialization from multiple cores.
160 */
161 if (!has_secure_perworld_init) {
162 manage_extensions_secure_per_world();
163 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000164}
165
Zelalem Aweke42401112022-01-05 17:12:24 -0600166#if ENABLE_RME
167/******************************************************************************
168 * This function performs initializations that are specific to REALM state
169 * and updates the cpu context specified by 'ctx'.
170 *****************************************************************************/
171static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
172{
173 u_register_t scr_el3;
174 el3_state_t *state;
175
176 state = get_el3state_ctx(ctx);
177 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
178
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000179 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
180
Sona Mathew3b84c962023-10-25 16:48:19 -0500181 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000182 if (is_feat_csv2_2_supported()) {
183 /* Enable access to the SCXTNUM_ELx registers. */
184 scr_el3 |= SCR_EnSCXT_BIT;
185 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600186
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000187 if (is_feat_sctlr2_supported()) {
188 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
189 * SCTLR2_ELx registers.
190 */
191 scr_el3 |= SCR_SCTLR2En_BIT;
192 }
193
Javier Almansa Sobrino8749bb82025-06-10 18:31:33 +0100194 if (is_feat_d128_supported()) {
195 /*
196 * Set the D128En bit in SCR_EL3 to enable access to 128-bit
197 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
198 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
199 */
200 scr_el3 |= SCR_D128En_BIT;
201 }
202
Zelalem Aweke42401112022-01-05 17:12:24 -0600203 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Sona Mathew2d6da252024-12-10 13:48:41 -0600204
205 if (is_feat_fgt2_supported()) {
206 fgt2_enable(ctx);
207 }
208
209 if (is_feat_debugv8p9_supported()) {
210 debugv8p9_extended_bp_wp_enable(ctx);
211 }
212
Sona Mathew29080bb2025-02-03 00:42:47 -0600213 if (is_feat_brbe_supported()) {
214 brbe_enable(ctx);
215 }
Sona Mathew2d6da252024-12-10 13:48:41 -0600216
Zelalem Aweke42401112022-01-05 17:12:24 -0600217}
218#endif /* ENABLE_RME */
219
220/******************************************************************************
221 * This function performs initializations that are specific to NON-SECURE state
222 * and updates the cpu context specified by 'ctx'.
223 *****************************************************************************/
224static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
225{
226 u_register_t scr_el3;
227 el3_state_t *state;
228
229 state = get_el3state_ctx(ctx);
230 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
231
232 /* SCR_NS: Set the NS bit */
233 scr_el3 |= SCR_NS_BIT;
234
Govindraj Raja73e1d802024-02-28 14:37:09 -0600235 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
236 if (is_feat_mte2_supported()) {
237 scr_el3 |= SCR_ATA_BIT;
238 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100239
Zelalem Aweke42401112022-01-05 17:12:24 -0600240 /*
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100241 * Pointer Authentication feature, if present, is always enabled by
242 * default for Non secure lower exception levels. We do not have an
243 * explicit flag to set it. To prevent the leakage between the worlds
244 * during world switch, we enable it only for the non-secure world.
245 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100246 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
247 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600248 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100249 * If the Secure/realm world wants to use pointer authentication,
250 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
251 * it will be enabled globally for all the contexts.
252 *
253 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
254 * other than EL3
255 *
256 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
257 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600258 */
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100259 if (!is_ctx_pauth_supported()) {
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000260 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
261 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600262
Manish Pandey0e3379d2022-10-10 11:43:08 +0100263#if HANDLE_EA_EL3_FIRST_NS
264 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
265 scr_el3 |= SCR_EA_BIT;
266#endif
267
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100268#if RAS_TRAP_NS_ERR_REC_ACCESS
269 /*
270 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
271 * and RAS ERX registers from EL1 and EL2(from any security state)
272 * are trapped to EL3.
273 * Set here to trap only for NS EL1/EL2
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100274 */
275 scr_el3 |= SCR_TERR_BIT;
276#endif
277
Sona Mathew3b84c962023-10-25 16:48:19 -0500278 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000279 if (is_feat_csv2_2_supported()) {
280 /* Enable access to the SCXTNUM_ELx registers. */
281 scr_el3 |= SCR_EnSCXT_BIT;
282 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000283
Zelalem Aweke42401112022-01-05 17:12:24 -0600284#ifdef IMAGE_BL31
285 /*
286 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
287 * indicated by the interrupt routing model for BL31.
288 */
289 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
290#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100291
292 if (is_feat_the_supported()) {
293 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
294 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
295 */
296 scr_el3 |= SCR_RCWMASKEn_BIT;
297 }
298
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100299 if (is_feat_sctlr2_supported()) {
300 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
301 * SCTLR2_ELx registers.
302 */
303 scr_el3 |= SCR_SCTLR2En_BIT;
304 }
305
Govindraj Rajae63794e2024-09-06 15:43:43 +0100306 if (is_feat_d128_supported()) {
307 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
308 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
309 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
310 */
311 scr_el3 |= SCR_D128En_BIT;
312 }
313
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600314 if (is_feat_fpmr_supported()) {
315 /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
316 * register.
317 */
318 scr_el3 |= SCR_EnFPM_BIT;
319 }
320
Zelalem Aweke42401112022-01-05 17:12:24 -0600321 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600322
323 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100324#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600325
326 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000327 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600328 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000329 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600330
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600331 if (is_feat_hcx_supported()) {
332 /*
333 * Initialize register HCRX_EL2 with its init value.
334 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
335 * chance that this can lead to unexpected behavior in lower
336 * ELs that have not been updated since the introduction of
337 * this feature if not properly initialized, especially when
338 * it comes to those bits that enable/disable traps.
339 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000340 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600341 HCRX_EL2_INIT_VAL);
342 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500343
344 if (is_feat_fgt_supported()) {
345 /*
346 * Initialize HFG*_EL2 registers with a default value so legacy
347 * systems unaware of FEAT_FGT do not get trapped due to their lack
348 * of initialization for this feature.
349 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000350 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500351 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000352 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500353 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000354 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500355 HFGWTR_EL2_INIT_VAL);
356 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100357#else
358 /* Initialize EL1 context registers */
359 setup_el1_context(ctx, ep);
360#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000361
362 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600363}
364
Achin Gupta7aea9082014-02-01 07:51:28 +0000365/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600366 * The following function performs initialization of the cpu_context 'ctx'
367 * for first use that is common to all security states, and sets the
368 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100369 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000370 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100371 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100372 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600373static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100374{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000375 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100376 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100377 el3_state_t *state;
378 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100379
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100380 state = get_el3state_ctx(ctx);
381
Andrew Thoelke4e126072014-06-04 21:10:52 +0100382 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000383 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100384
385 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100386 * The lower-EL context is zeroed so that no stale values leak to a world.
387 * It is assumed that an all-zero lower-EL context is good enough for it
388 * to boot correctly. However, there are very few registers where this
389 * is not true and some values need to be recreated.
390 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100391#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100392 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
393
394 /*
395 * These bits are set in the gicv3 driver. Losing them (especially the
396 * SRE bit) is problematic for all worlds. Henceforth recreate them.
397 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000398 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100399 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000400 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100401
402 /*
403 * The actlr_el2 register can be initialized in platform's reset handler
404 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
405 */
406 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100407#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100408
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100409 /* Start with a clean SCR_EL3 copy as all relevant values are set */
410 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500411
David Cunadofee86532017-04-13 22:38:29 +0100412 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100413 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
414 * EL2, EL1 and EL0 are not trapped to EL3.
415 *
416 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
417 * EL2, EL1 and EL0 are not trapped to EL3.
418 *
419 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
420 * both Security states and both Execution states.
421 *
422 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
423 * Non-secure memory.
424 */
425 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
426
427 scr_el3 |= SCR_SIF_BIT;
428
429 /*
David Cunadofee86532017-04-13 22:38:29 +0100430 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
431 * Exception level as specified by SPSR.
432 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500433 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100434 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500435 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600436
David Cunadofee86532017-04-13 22:38:29 +0100437 /*
438 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500439 * Secure timer registers to EL3, from AArch64 state only, if specified
440 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
441 * bit always behaves as 1 (i.e. secure physical timer register access
442 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100443 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500444 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100445 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500446 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100447
johpow01f91e59f2021-08-04 19:38:18 -0500448 /*
449 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
450 * SCR_EL3.HXEn.
451 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000452 if (is_feat_hcx_supported()) {
453 scr_el3 |= SCR_HXEn_BIT;
454 }
johpow01f91e59f2021-08-04 19:38:18 -0500455
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400456 /*
Andre Przywara8fc8e182024-08-09 17:04:22 +0100457 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
458 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
459 * SCR_EL3.EnAS0.
460 */
461 if (is_feat_ls64_accdata_supported()) {
462 scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
463 }
464
465 /*
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400466 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
467 * registers are trapped to EL3.
468 */
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000469 if (is_feat_rng_trap_supported()) {
470 scr_el3 |= SCR_TRNDR_BIT;
471 }
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400472
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000473#if FAULT_INJECTION_SUPPORT
474 /* Enable fault injection from lower ELs */
475 scr_el3 |= SCR_FIEN_BIT;
476#endif
477
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100478 /*
479 * Enable Pointer Authentication globally for all the worlds.
480 *
481 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
482 * other than EL3
483 *
484 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
485 * than EL3
486 */
Boyan Karatotevb94dd692025-04-01 13:50:56 +0100487 if (is_ctx_pauth_supported()) {
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000488 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
489 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100490
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000491 /*
Mark Brown293a6612023-03-14 20:48:43 +0000492 * SCR_EL3.PIEN: Enable permission indirection and overlay
493 * registers for AArch64 if present.
494 */
495 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
496 scr_el3 |= SCR_PIEN_BIT;
497 }
498
499 /*
Mark Brown326f2952023-03-14 21:33:04 +0000500 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
501 */
502 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
503 scr_el3 |= SCR_GCSEn_BIT;
504 }
505
506 /*
David Cunadofee86532017-04-13 22:38:29 +0100507 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
508 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
509 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500510 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
511 * same conditions as HVC instructions and when the processor supports
512 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500513 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
514 * CNTPOFF_EL2 register under the same conditions as HVC instructions
515 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100516 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000517 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
518 || ((GET_RW(ep->spsr) != MODE_RW_64)
519 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100520 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500521
Andre Przywarae8920f62022-11-10 14:28:01 +0000522 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500523 scr_el3 |= SCR_FGTEN_BIT;
524 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500525
Andre Przywarac3464182022-11-17 17:30:43 +0000526 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500527 scr_el3 |= SCR_ECVEN_BIT;
528 }
David Cunadofee86532017-04-13 22:38:29 +0100529 }
530
johpow013e24c162020-04-22 14:05:13 -0500531 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000532 if (is_feat_twed_supported()) {
533 /* Set delay in SCR_EL3 */
534 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
535 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
536 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500537
Andre Przywara0cf77402023-01-27 12:25:49 +0000538 /* Enable WFE delay */
539 scr_el3 |= SCR_TWEDEn_BIT;
540 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100541
542#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
543 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
544 if (is_feat_sel2_supported()) {
545 scr_el3 |= SCR_EEL2_BIT;
546 }
547#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500548
Tushar Khandelwalb59ded32024-03-15 15:00:29 +0000549 if (is_feat_mec_supported()) {
550 scr_el3 |= SCR_MECEn_BIT;
551 }
552
David Cunadofee86532017-04-13 22:38:29 +0100553 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100554 * Populate EL3 state so that we've the right context
555 * before doing ERET
556 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100557 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
558 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
559 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
560
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100561 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
562 mdcr_el3 = MDCR_EL3_RESET_VAL;
563
564 /* ---------------------------------------------------------------------
565 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
566 * Some fields are architecturally UNKNOWN on reset.
567 *
568 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
569 * Debug exceptions, other than Breakpoint Instruction exceptions, are
570 * disabled from all ELs in Secure state.
571 *
572 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
573 * privileged debug from S-EL1.
574 *
575 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
576 * access to the powerdown debug registers do not trap to EL3.
577 *
578 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
579 * debug registers, other than those registers that are controlled by
580 * MDCR_EL3.TDOSA.
581 */
582 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
583 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
584 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
585
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000586#if IMAGE_BL31
587 /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
588 if (is_feat_trf_supported()) {
589 trf_enable(ctx);
590 }
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000591
Manish Pandeya14fb252024-06-22 00:00:18 +0100592 if (is_feat_tcr2_supported()) {
593 tcr2_enable(ctx);
594 }
595
Mateusz Sulimowiczc147d462025-01-14 11:24:59 +0000596 pmuv3_enable(ctx);
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000597#endif /* IMAGE_BL31 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100598
Andrew Thoelke4e126072014-06-04 21:10:52 +0100599 /*
600 * Store the X0-X7 value from the entrypoint into the context
601 * Use memcpy as we are in control of the layout of the structures
602 */
603 gp_regs = get_gpregs_ctx(ctx);
604 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
605}
606
607/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600608 * Context management library initialization routine. This library is used by
609 * runtime services to share pointers to 'cpu_context' structures for secure
610 * non-secure and realm states. Management of the structures and their associated
611 * memory is not done by the context management library e.g. the PSCI service
612 * manages the cpu context used for entry from and exit to the non-secure state.
613 * The Secure payload dispatcher service manages the context(s) corresponding to
614 * the secure state. It also uses this library to get access to the non-secure
615 * state cpu context pointers.
616 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
617 * which will be used for programming an entry into a lower EL. The same context
618 * will be used to save state upon exception entry from that EL.
619 ******************************************************************************/
620void __init cm_init(void)
621{
622 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100623 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600624 * that will be done when the BSS is zeroed out.
625 */
626}
627
628/*******************************************************************************
629 * This is the high-level function used to initialize the cpu_context 'ctx' for
630 * first use. It performs initializations that are common to all security states
631 * and initializations specific to the security state specified in 'ep'
632 ******************************************************************************/
633void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
634{
635 unsigned int security_state;
636
637 assert(ctx != NULL);
638
639 /*
640 * Perform initializations that are common
641 * to all security states
642 */
643 setup_context_common(ctx, ep);
644
645 security_state = GET_SECURITY_STATE(ep->h.attr);
646
647 /* Perform security state specific initializations */
648 switch (security_state) {
649 case SECURE:
650 setup_secure_context(ctx, ep);
651 break;
652#if ENABLE_RME
653 case REALM:
654 setup_realm_context(ctx, ep);
655 break;
656#endif
657 case NON_SECURE:
658 setup_ns_context(ctx, ep);
659 break;
660 default:
661 ERROR("Invalid security state\n");
662 panic();
663 break;
664 }
665}
666
667/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000668 * Enable architecture extensions for EL3 execution. This function only updates
669 * registers in-place which are expected to either never change or be
Boyan Karatotevb2953472024-11-06 14:55:35 +0000670 * overwritten by el3_exit. Expects the core_pos of the current core as argument.
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000671 ******************************************************************************/
672#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000673void cm_manage_extensions_el3(unsigned int my_idx)
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000674{
Boyan Karatotev90b7b752024-11-15 15:03:02 +0000675 if (is_feat_sve_supported()) {
676 sve_init_el3();
677 }
678
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100679 if (is_feat_amu_supported()) {
Boyan Karatotevb2953472024-11-06 14:55:35 +0000680 amu_init_el3(my_idx);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100681 }
682
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000683 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000684 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000685 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100686
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000687 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000688}
689#endif /* IMAGE_BL31 */
690
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000691/******************************************************************************
692 * Function to initialise the registers with the RESET values in the context
693 * memory, which are maintained per world.
694 ******************************************************************************/
695#if IMAGE_BL31
696void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
697{
698 /*
699 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
700 *
701 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
702 * by Advanced SIMD, floating-point or SVE instructions (if
703 * implemented) do not trap to EL3.
704 *
705 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
706 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
707 */
708 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600709
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000710 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600711
712 /*
713 * Initialize MPAM3_EL3 to its default reset value
714 *
715 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
716 * all lower ELn MPAM3_EL3 register access to, trap to EL3
717 */
718
719 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000720}
721#endif /* IMAGE_BL31 */
722
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000723/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100724 * Initialise per_world_context for Non-Secure world.
725 * This function enables the architecture extensions, which have same value
726 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000727 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000728#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100729void manage_extensions_nonsecure_per_world(void)
730{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000731 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
732
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100733 if (is_feat_sme_supported()) {
734 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100735 }
736
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000737 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100738 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
739 }
740
741 if (is_feat_amu_supported()) {
742 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
743 }
744
745 if (is_feat_sys_reg_trace_supported()) {
746 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000747 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600748
749 if (is_feat_mpam_supported()) {
750 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
751 }
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600752
753 if (is_feat_fpmr_supported()) {
754 fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
755 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100756}
757#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000758
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100759/*******************************************************************************
760 * Initialise per_world_context for Secure world.
761 * This function enables the architecture extensions, which have same value
762 * across the cores for the secure world.
763 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100764static void manage_extensions_secure_per_world(void)
765{
766#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000767 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
768
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000769 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100770
771 if (ENABLE_SME_FOR_SWD) {
772 /*
773 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
774 * SME, SVE, and FPU/SIMD context properly managed.
775 */
776 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
777 } else {
778 /*
779 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
780 * world can safely use the associated registers.
781 */
782 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
783 }
784 }
785 if (is_feat_sve_supported()) {
786 if (ENABLE_SVE_FOR_SWD) {
787 /*
788 * Enable SVE and FPU in secure context, SPM must ensure
789 * that the SVE and FPU register contexts are properly managed.
790 */
791 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
792 } else {
793 /*
794 * Disable SVE and FPU in secure context so non-secure world
795 * can safely use them.
796 */
797 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
798 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000799 }
800
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100801 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000802 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100803 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000804 }
805
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100806 has_secure_perworld_init = true;
807#endif /* IMAGE_BL31 */
808}
809
810/*******************************************************************************
811 * Enable architecture extensions on first entry to Non-secure world.
812 ******************************************************************************/
813static void manage_extensions_nonsecure(cpu_context_t *ctx)
814{
815#if IMAGE_BL31
Boyan Karatotevb2953472024-11-06 14:55:35 +0000816 /* NOTE: registers are not context switched */
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100817 if (is_feat_amu_supported()) {
818 amu_enable(ctx);
819 }
820
821 if (is_feat_sme_supported()) {
822 sme_enable(ctx);
823 }
824
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500825 if (is_feat_fgt2_supported()) {
826 fgt2_enable(ctx);
827 }
828
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500829 if (is_feat_debugv8p9_supported()) {
830 debugv8p9_extended_bp_wp_enable(ctx);
831 }
832
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000833 /*
834 * SPE, TRBE, and BRBE have multi-field enables that affect which world
835 * they apply to. Despite this, it is useful to ignore these for
836 * simplicity in determining the feature's per world enablement status.
837 * This is only possible when context is written per-world. Relied on
838 * by SMCCC_ARCH_FEATURE_AVAILABILITY
839 */
840 if (is_feat_spe_supported()) {
841 spe_enable(ctx);
842 }
843
Manish Pandeya14fb252024-06-22 00:00:18 +0100844 if (!check_if_trbe_disable_affected_core()) {
845 if (is_feat_trbe_supported()) {
846 trbe_enable(ctx);
847 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000848 }
849
Boyan Karatotev066978e2024-10-18 11:02:54 +0100850 if (is_feat_brbe_supported()) {
851 brbe_enable(ctx);
852 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000853#endif /* IMAGE_BL31 */
854}
855
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500856#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000857/*******************************************************************************
858 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
859 * world when EL2 is empty and unused.
860 ******************************************************************************/
861static void manage_extensions_nonsecure_el2_unused(void)
862{
863#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000864 if (is_feat_spe_supported()) {
865 spe_init_el2_unused();
866 }
867
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100868 if (is_feat_amu_supported()) {
869 amu_init_el2_unused();
870 }
871
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000872 if (is_feat_mpam_supported()) {
873 mpam_init_el2_unused();
874 }
875
876 if (is_feat_trbe_supported()) {
877 trbe_init_el2_unused();
878 }
879
880 if (is_feat_sys_reg_trace_supported()) {
881 sys_reg_trace_init_el2_unused();
882 }
883
884 if (is_feat_trf_supported()) {
885 trf_init_el2_unused();
886 }
887
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000888 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000889
890 if (is_feat_sve_supported()) {
891 sve_init_el2_unused();
892 }
893
894 if (is_feat_sme_supported()) {
895 sme_init_el2_unused();
896 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000897
Arvind Ram Prakash9300b602025-03-12 16:45:05 -0500898 if (is_feat_mops_supported() && is_feat_hcx_supported()) {
Arvind Ram Prakashf915deb2025-01-09 17:18:30 -0600899 write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
900 }
901
Boyan Karatotevb34fd002025-04-02 11:02:44 +0100902 if (is_feat_pauth_supported()) {
903 pauth_enable_el2();
904 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000905#endif /* IMAGE_BL31 */
906}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500907#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000908
909/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100910 * Enable architecture extensions on first entry to Secure world.
911 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500912static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100913{
914#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000915 if (is_feat_sme_supported()) {
916 if (ENABLE_SME_FOR_SWD) {
917 /*
918 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
919 * must ensure SME, SVE, and FPU/SIMD context properly managed.
920 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000921 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000922 sme_enable(ctx);
923 } else {
924 /*
925 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
926 * world can safely use the associated registers.
927 */
928 sme_disable(ctx);
929 }
930 }
Boyan Karatotev4a615bb2024-12-10 17:13:51 +0000931
932 /*
933 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
934 * sysreg access can. In case the EL1 controls leave them active on
935 * context switch, we want the owning security state to be NS so Secure
936 * can't be DOSed.
937 */
938 if (is_feat_spe_supported()) {
939 spe_disable(ctx);
940 }
941
942 if (is_feat_trbe_supported()) {
943 trbe_disable(ctx);
944 }
johpow019baade32021-07-08 14:14:00 -0500945#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100946}
Soby Mathewb0082d22015-04-09 13:40:55 +0100947
948/*******************************************************************************
949 * The following function initializes the cpu_context for the current CPU
950 * for first use, and sets the initial entrypoint state as specified by the
951 * entry_point_info structure.
952 ******************************************************************************/
953void cm_init_my_context(const entry_point_info_t *ep)
954{
955 cpu_context_t *ctx;
956 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100957 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100958}
959
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000960/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500961static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000962{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500963#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000964 u_register_t hcr_el2 = HCR_RESET_VAL;
965 u_register_t mdcr_el2;
966 u_register_t scr_el3;
967
968 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
969
970 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
971 if ((scr_el3 & SCR_RW_BIT) != 0U) {
972 hcr_el2 |= HCR_RW_BIT;
973 }
974
975 write_hcr_el2(hcr_el2);
976
977 /*
978 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
979 * All fields have architecturally UNKNOWN reset values.
980 */
981 write_cptr_el2(CPTR_EL2_RESET_VAL);
982
983 /*
984 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
985 * reset and are set to zero except for field(s) listed below.
986 *
987 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
988 * Non-secure EL0 and EL1 accesses to the physical timer registers.
989 *
990 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
991 * Non-secure EL0 and EL1 accesses to the physical counter registers.
992 */
993 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
994
995 /*
996 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
997 * UNKNOWN value.
998 */
999 write_cntvoff_el2(0);
1000
1001 /*
1002 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1003 * respectively.
1004 */
1005 write_vpidr_el2(read_midr_el1());
1006 write_vmpidr_el2(read_mpidr_el1());
1007
1008 /*
1009 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1010 *
1011 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1012 * translation is disabled, cache maintenance operations depend on the
1013 * VMID.
1014 *
1015 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1016 * disabled.
1017 */
1018 write_vttbr_el2(VTTBR_RESET_VAL &
1019 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1020 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1021
1022 /*
1023 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1024 * Some fields are architecturally UNKNOWN on reset.
1025 *
1026 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1027 * register accesses to the Debug ROM registers are not trapped to EL2.
1028 *
1029 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1030 * accesses to the powerdown debug registers are not trapped to EL2.
1031 *
1032 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1033 * debug registers do not trap to EL2.
1034 *
1035 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1036 * EL2.
1037 */
1038 mdcr_el2 = MDCR_EL2_RESET_VAL &
1039 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1040 MDCR_EL2_TDE_BIT);
1041
1042 write_mdcr_el2(mdcr_el2);
1043
1044 /*
1045 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1046 *
1047 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1048 * EL1 accesses to System registers do not trap to EL2.
1049 */
1050 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1051
1052 /*
1053 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1054 * reset.
1055 *
1056 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1057 * and prevent timer interrupts.
1058 */
1059 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1060
1061 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001062#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001063}
1064
Soby Mathewb0082d22015-04-09 13:40:55 +01001065/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001066 * Prepare the CPU system registers for first entry into realm, secure, or
1067 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001068 *
1069 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1070 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1071 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1072 * For all entries, the EL1 registers are initialized from the cpu_context
1073 ******************************************************************************/
1074void cm_prepare_el3_exit(uint32_t security_state)
1075{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001076 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001077 cpu_context_t *ctx = cm_get_context(security_state);
1078
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001079 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001080
1081 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001082 uint64_t el2_implemented = el_implemented(2);
1083
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001084 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001085 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001086
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001087 if (el2_implemented != EL_IMPL_NONE) {
1088
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001089 /*
1090 * If context is not being used for EL2, initialize
1091 * HCRX_EL2 with its init value here.
1092 */
1093 if (is_feat_hcx_supported()) {
1094 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1095 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001096
1097 /*
1098 * Initialize Fine-grained trap registers introduced
1099 * by FEAT_FGT so all traps are initially disabled when
1100 * switching to EL2 or a lower EL, preventing undesired
1101 * behavior.
1102 */
1103 if (is_feat_fgt_supported()) {
1104 /*
1105 * Initialize HFG*_EL2 registers with a default
1106 * value so legacy systems unaware of FEAT_FGT
1107 * do not get trapped due to their lack of
1108 * initialization for this feature.
1109 */
1110 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1111 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1112 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1113 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001114
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001115 /* Condition to ensure EL2 is being used. */
1116 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001117 /* Initialize SCTLR_EL2 register with reset value. */
1118 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001119
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001120 /*
1121 * If workaround of errata 764081 for Cortex-A75
1122 * is used then set SCTLR_EL2.IESB to enable
1123 * Implicit Error Synchronization Barrier.
1124 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001125 if (errata_a75_764081_applies()) {
1126 sctlr_el2 |= SCTLR_IESB_BIT;
1127 }
1128
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001129 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001130 } else {
1131 /*
1132 * (scr_el3 & SCR_HCE_BIT==0)
1133 * EL2 implemented but unused.
1134 */
1135 init_nonsecure_el2_unused(ctx);
1136 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001137 }
1138 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001139#if (!CTX_INCLUDE_EL2_REGS)
1140 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001141 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001142#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001143 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001144}
1145
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001146#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001147
1148static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1149{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001150 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001151 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001152 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001153 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001154 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1155 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1156 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1157 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001158}
1159
1160static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1161{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001162 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001163 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001164 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001165 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001166 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1167 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1168 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1169 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001170}
1171
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001172static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1173{
1174 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1175 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1176 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1177 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1178 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1179}
1180
1181static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1182{
1183 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1184 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1185 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1186 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1187 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1188}
1189
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001190static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001191{
1192 u_register_t mpam_idr = read_mpamidr_el1();
1193
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001194 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001195
1196 /*
1197 * The context registers that we intend to save would be part of the
1198 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1199 */
1200 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1201 return;
1202 }
1203
1204 /*
1205 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1206 * MPAMIDR_HAS_HCR_BIT == 1.
1207 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001208 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1209 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1210 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001211
1212 /*
1213 * The number of MPAMVPM registers is implementation defined, their
1214 * number is stored in the MPAMIDR_EL1 register.
1215 */
1216 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1217 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001218 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001219 __fallthrough;
1220 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001221 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001222 __fallthrough;
1223 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001224 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001225 __fallthrough;
1226 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001227 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001228 __fallthrough;
1229 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001230 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001231 __fallthrough;
1232 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001233 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001234 __fallthrough;
1235 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001236 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001237 break;
1238 }
1239}
1240
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001241static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001242{
1243 u_register_t mpam_idr = read_mpamidr_el1();
1244
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001245 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001246
1247 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1248 return;
1249 }
1250
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001251 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1252 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1253 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001254
1255 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1256 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001257 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001258 __fallthrough;
1259 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001260 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001261 __fallthrough;
1262 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001263 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001264 __fallthrough;
1265 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001266 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001267 __fallthrough;
1268 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001269 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001270 __fallthrough;
1271 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001272 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001273 __fallthrough;
1274 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001275 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001276 break;
1277 }
1278}
1279
Manish Pandey238262f2024-02-05 21:40:21 +00001280/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001281 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001282 * ICH_AP0R<n>_EL2
1283 * ICH_AP1R<n>_EL2
1284 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001285 *
1286 * NOTE: For a system with S-EL2 present but not enabled, accessing
1287 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1288 * SCR_EL3.NS = 1 before accessing this register.
1289 * ---------------------------------------------------------------------------
1290 */
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001291static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001292{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001293 u_register_t scr_el3 = read_scr_el3();
1294
Manish Pandey238262f2024-02-05 21:40:21 +00001295#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001296 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001297#else
Manish Pandey238262f2024-02-05 21:40:21 +00001298 write_scr_el3(scr_el3 | SCR_NS_BIT);
1299 isb();
1300
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001301 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001302
1303 write_scr_el3(scr_el3);
1304 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001305#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001306 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001307
1308 if (errata_ich_vmcr_el2_applies()) {
1309 if (security_state == SECURE) {
1310 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1311 } else {
1312 write_scr_el3(scr_el3 | SCR_NS_BIT);
1313 }
1314 isb();
1315 }
1316
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001317 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001318
1319 if (errata_ich_vmcr_el2_applies()) {
1320 write_scr_el3(scr_el3);
1321 isb();
1322 }
Manish Pandey238262f2024-02-05 21:40:21 +00001323}
1324
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001325static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
Manish Pandey238262f2024-02-05 21:40:21 +00001326{
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001327 u_register_t scr_el3 = read_scr_el3();
1328
Manish Pandey238262f2024-02-05 21:40:21 +00001329#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001330 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001331#else
Manish Pandey238262f2024-02-05 21:40:21 +00001332 write_scr_el3(scr_el3 | SCR_NS_BIT);
1333 isb();
1334
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001335 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001336
1337 write_scr_el3(scr_el3);
1338 isb();
1339#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001340 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001341
1342 if (errata_ich_vmcr_el2_applies()) {
1343 if (security_state == SECURE) {
1344 write_scr_el3(scr_el3 & ~SCR_NS_BIT);
1345 } else {
1346 write_scr_el3(scr_el3 | SCR_NS_BIT);
1347 }
1348 isb();
1349 }
1350
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001351 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001352
1353 if (errata_ich_vmcr_el2_applies()) {
1354 write_scr_el3(scr_el3);
1355 isb();
1356 }
Manish Pandey238262f2024-02-05 21:40:21 +00001357}
1358
1359/* -----------------------------------------------------
1360 * The following registers are not added:
1361 * AMEVCNTVOFF0<n>_EL2
1362 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001363 * -----------------------------------------------------
1364 */
1365static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1366{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001367 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1368 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1369 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1370 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1371 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1372 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1373 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001374 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001375 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001376 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001377 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1378 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1379 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1380 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1381 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1382 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1383 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1384 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1385 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1386 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1387 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1388 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1389 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1390 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001391 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1392 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1393 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1394 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001395
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001396 write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1397 write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001398}
1399
1400static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1401{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001402 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1403 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1404 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1405 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1406 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1407 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1408 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001409 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001410 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001411 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001412 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1413 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1414 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1415 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1416 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1417 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1418 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1419 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1420 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1421 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1422 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1423 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1424 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1425 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1426 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1427 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1428 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1429 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1430 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1431 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001432}
1433
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001434/*******************************************************************************
1435 * Save EL2 sysreg context
1436 ******************************************************************************/
1437void cm_el2_sysregs_context_save(uint32_t security_state)
1438{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001439 cpu_context_t *ctx;
1440 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001441
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001442 ctx = cm_get_context(security_state);
1443 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001444
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001445 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001446
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001447 el2_sysregs_context_save_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001448 el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001449
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001450 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001451 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001452 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001453
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001454 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001455 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001456 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001457
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001458 if (is_feat_fgt_supported()) {
1459 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1460 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001461
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001462 if (is_feat_fgt2_supported()) {
1463 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1464 }
1465
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001466 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001467 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001468 }
Andre Przywarac3464182022-11-17 17:30:43 +00001469
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001470 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001471 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1472 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001473 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001474 }
Andre Przywara870627e2023-01-27 12:25:49 +00001475
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001476 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001477 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1478 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001479 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001480
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001481 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001482 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001483 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001484
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001485 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001486 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001487 }
Andre Przywara902c9022022-11-17 17:30:43 +00001488
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001489 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001490 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1491 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001492 }
Andre Przywara902c9022022-11-17 17:30:43 +00001493
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001494 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001495 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001496 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001497
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001498 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001499 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001500 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001501
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001502 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001503 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1504 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001506
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001508 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001510
Sona Mathew29080bb2025-02-03 00:42:47 -06001511 if (is_feat_brbe_supported()) {
1512 write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
1513 }
1514
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001515 if (is_feat_s2pie_supported()) {
1516 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1517 }
1518
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001519 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001520 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1521 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001522 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001523
1524 if (is_feat_sctlr2_supported()) {
1525 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1526 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001527}
1528
1529/*******************************************************************************
1530 * Restore EL2 sysreg context
1531 ******************************************************************************/
1532void cm_el2_sysregs_context_restore(uint32_t security_state)
1533{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001534 cpu_context_t *ctx;
1535 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001536
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001537 ctx = cm_get_context(security_state);
1538 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001539
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001540 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001541
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001542 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Govindraj Raja4c3a4612025-01-29 15:01:10 -06001543 el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001544
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001545 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001546 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001547 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001548
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001549 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001550 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001551 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001552
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001553 if (is_feat_fgt_supported()) {
1554 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1555 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001556
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001557 if (is_feat_fgt2_supported()) {
1558 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1559 }
1560
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001561 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001562 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001563 }
Andre Przywarac3464182022-11-17 17:30:43 +00001564
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001565 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001566 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1567 contextidr_el2));
1568 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001569 }
Andre Przywara870627e2023-01-27 12:25:49 +00001570
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001571 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001572 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1573 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001574 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001575
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001576 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001577 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001578 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001579
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001580 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001581 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001582 }
Andre Przywara902c9022022-11-17 17:30:43 +00001583
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001584 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001585 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1586 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001587 }
Andre Przywara902c9022022-11-17 17:30:43 +00001588
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001589 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001590 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001591 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001592
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001593 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001594 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001595 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001596
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001597 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001598 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1599 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001600 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001601
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001602 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001603 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001604 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001605
1606 if (is_feat_s2pie_supported()) {
1607 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1608 }
1609
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001610 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001611 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1612 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001613 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001614
1615 if (is_feat_sctlr2_supported()) {
1616 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1617 }
Sona Mathew29080bb2025-02-03 00:42:47 -06001618
1619 if (is_feat_brbe_supported()) {
1620 write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
1621 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001622}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001623#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001624
Andrew Thoelke4e126072014-06-04 21:10:52 +01001625/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001626 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1627 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1628 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1629 * cm_prepare_el3_exit function.
1630 ******************************************************************************/
1631void cm_prepare_el3_exit_ns(void)
1632{
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001633#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001634#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001635 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1636 assert(ctx != NULL);
1637
Zelalem Aweke20126002022-04-08 16:48:05 -05001638 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001639 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001640 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1641 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001642#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001643
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001644 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001645 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001646 cm_set_next_eret_context(NON_SECURE);
1647#else
1648 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001649#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001650}
1651
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001652#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1653/*******************************************************************************
1654 * The next set of six functions are used by runtime services to save and restore
1655 * EL1 context on the 'cpu_context' structure for the specified security state.
1656 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001657static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1658{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001659 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1660 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001661
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001662#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001663 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1664 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001665#endif /* (!ERRATA_SPECULATIVE_AT) */
1666
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001667 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1668 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1669 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1670 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001671 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1672 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1673 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1674 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1675 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1676 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001677 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1678 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1679 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1680 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1681 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1682 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1683 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001684
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001685 write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
1686 write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
1687 write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
1688
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001689 if (CTX_INCLUDE_AARCH32_REGS) {
1690 /* Save Aarch32 registers */
1691 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1692 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1693 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1694 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1695 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1696 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1697 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001698
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001699 if (NS_TIMER_SWITCH) {
1700 /* Save NS Timer registers */
1701 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1702 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1703 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1704 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1705 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1706 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001707
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001708 if (is_feat_mte2_supported()) {
1709 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1710 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1711 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1712 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1713 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001714
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001715 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001716 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001717 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001718
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001719 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001720 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1721 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001722 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001723
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001724 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001725 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001726 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001727
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001728 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001729 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001730 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001731
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001732 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001733 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001734 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001735
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001736 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001737 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001738 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001739
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001740 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001741 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1742 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001743 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001744
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001745 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001746 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1747 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1748 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1749 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001750 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001751
1752 if (is_feat_the_supported()) {
Igor Podgainõi9bc27c82024-12-13 14:28:11 +01001753 write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
1754 write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001755 }
1756
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001757 if (is_feat_sctlr2_supported()) {
1758 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1759 }
1760
Andre Przywara8fc8e182024-08-09 17:04:22 +01001761 if (is_feat_ls64_accdata_supported()) {
1762 write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1763 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001764}
1765
1766static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1767{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001768 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1769 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001770
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001771#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001772 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1773 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001774#endif /* (!ERRATA_SPECULATIVE_AT) */
1775
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001776 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1777 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1778 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1779 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1780 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1781 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1782 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1783 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1784 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1785 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1786 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1787 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1788 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1789 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1790 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1791 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1792 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1793 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1794 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1795 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001796
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001797 if (CTX_INCLUDE_AARCH32_REGS) {
1798 /* Restore Aarch32 registers */
1799 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1800 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1801 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1802 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1803 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1804 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1805 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001806
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001807 if (NS_TIMER_SWITCH) {
1808 /* Restore NS Timer registers */
1809 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1810 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1811 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1812 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1813 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1814 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001815
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001816 if (is_feat_mte2_supported()) {
1817 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1818 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1819 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1820 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1821 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001822
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001823 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001824 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001825 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001826
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001827 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001828 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1829 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001830 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001831
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001832 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001833 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001834 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001835
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001836 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001837 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001838 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001839
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001840 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001841 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001842 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001843
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001844 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001845 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001846 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001847
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001848 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001849 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1850 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001851 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001852
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001853 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001854 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1855 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1856 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1857 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001858 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001859
1860 if (is_feat_the_supported()) {
1861 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1862 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1863 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001864
1865 if (is_feat_sctlr2_supported()) {
1866 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1867 }
1868
Andre Przywara8fc8e182024-08-09 17:04:22 +01001869 if (is_feat_ls64_accdata_supported()) {
1870 write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1871 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001872}
1873
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001874/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001875 * The next couple of functions are used by runtime services to save and restore
1876 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001877 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001878void cm_el1_sysregs_context_save(uint32_t security_state)
1879{
Dan Handleye2712bc2014-04-10 15:37:22 +01001880 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001881
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001882 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001883 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001884
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001885 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001886
1887#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301888 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001889 PUBLISH_EVENT(cm_exited_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301890 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001891 PUBLISH_EVENT(cm_exited_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301892 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001893#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001894}
1895
1896void cm_el1_sysregs_context_restore(uint32_t security_state)
1897{
Dan Handleye2712bc2014-04-10 15:37:22 +01001898 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001899
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001900 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001901 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001902
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001903 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001904
1905#if IMAGE_BL31
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301906 if (security_state == SECURE) {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001907 PUBLISH_EVENT(cm_entering_secure_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301908 } else {
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001909 PUBLISH_EVENT(cm_entering_normal_world);
Maheedhar Bollapalli54cb5482024-04-25 12:12:40 +05301910 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001911#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001912}
1913
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001914#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1915
Achin Gupta7aea9082014-02-01 07:51:28 +00001916/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001917 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1918 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001919 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001920void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001921{
Dan Handleye2712bc2014-04-10 15:37:22 +01001922 cpu_context_t *ctx;
1923 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001924
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001925 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001926 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001927
Andrew Thoelke4e126072014-06-04 21:10:52 +01001928 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001929 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001930 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001931}
1932
1933/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001934 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1935 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001936 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001937void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001938 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001939{
Dan Handleye2712bc2014-04-10 15:37:22 +01001940 cpu_context_t *ctx;
1941 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001942
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001943 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001944 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001945
1946 /* Populate EL3 state so that ERET jumps to the correct entry */
1947 state = get_el3state_ctx(ctx);
1948 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001949 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001950}
1951
1952/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001953 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1954 * pertaining to the given security state using the value and bit position
1955 * specified in the parameters. It preserves all other bits.
1956 ******************************************************************************/
1957void cm_write_scr_el3_bit(uint32_t security_state,
1958 uint32_t bit_pos,
1959 uint32_t value)
1960{
1961 cpu_context_t *ctx;
1962 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001963 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001964
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001965 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001966 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001967
1968 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001969 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001970
1971 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001972 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001973
1974 /*
1975 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1976 * and set it to its new value.
1977 */
1978 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001979 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001980 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001981 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001982 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1983}
1984
1985/*******************************************************************************
1986 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1987 * given security state.
1988 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001989u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001990{
Nithin Ge4a1c592024-04-19 18:02:02 +05301991 const cpu_context_t *ctx;
1992 const el3_state_t *state;
Achin Gupta27b895e2014-05-04 18:38:28 +01001993
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001994 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001995 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001996
1997 /* Populate EL3 state so that ERET jumps to the correct entry */
1998 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001999 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01002000}
2001
2002/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002003 * This function is used to program the context that's used for exception
2004 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2005 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00002006 ******************************************************************************/
2007void cm_set_next_eret_context(uint32_t security_state)
2008{
Dan Handleye2712bc2014-04-10 15:37:22 +01002009 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002010
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002011 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002012 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002013
Andrew Thoelke4e126072014-06-04 21:10:52 +01002014 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002015}