blob: c72d081bae40b2603f6d977296c498d2fbda7a5c [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
2 * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __TEGRA_DEF_H__
32#define __TEGRA_DEF_H__
33
34#include <platform_def.h>
35
36/*******************************************************************************
37 * Implementation defined ACTLR_EL3 bit definitions
38 ******************************************************************************/
39#define ACTLR_EL3_L2ACTLR_BIT (1 << 6)
40#define ACTLR_EL3_L2ECTLR_BIT (1 << 5)
41#define ACTLR_EL3_L2CTLR_BIT (1 << 4)
42#define ACTLR_EL3_CPUECTLR_BIT (1 << 1)
43#define ACTLR_EL3_CPUACTLR_BIT (1 << 0)
44#define ACTLR_EL3_ENABLE_ALL_ACCESS (ACTLR_EL3_L2ACTLR_BIT | \
45 ACTLR_EL3_L2ECTLR_BIT | \
46 ACTLR_EL3_L2CTLR_BIT | \
47 ACTLR_EL3_CPUECTLR_BIT | \
48 ACTLR_EL3_CPUACTLR_BIT)
49
50/*******************************************************************************
51 * GIC memory map
52 ******************************************************************************/
53#define TEGRA_GICD_BASE 0x50041000
54#define TEGRA_GICC_BASE 0x50042000
55
56/*******************************************************************************
57 * Tegra micro-seconds timer constants
58 ******************************************************************************/
59#define TEGRA_TMRUS_BASE 0x60005010
60
61/*******************************************************************************
62 * Tegra Clock and Reset Controller constants
63 ******************************************************************************/
64#define TEGRA_CAR_RESET_BASE 0x60006000
65
66/*******************************************************************************
67 * Tegra Flow Controller constants
68 ******************************************************************************/
69#define TEGRA_FLOWCTRL_BASE 0x60007000
70
71/*******************************************************************************
72 * Tegra Secure Boot Controller constants
73 ******************************************************************************/
74#define TEGRA_SB_BASE 0x6000C200
75
76/*******************************************************************************
77 * Tegra Exception Vectors constants
78 ******************************************************************************/
79#define TEGRA_EVP_BASE 0x6000F000
80
81/*******************************************************************************
82 * Tegra Power Mgmt Controller constants
83 ******************************************************************************/
84#define TEGRA_PMC_BASE 0x7000E400
85
86/*******************************************************************************
87 * Tegra Memory Controller constants
88 ******************************************************************************/
89#define TEGRA_MC_BASE 0x70019000
90
91#endif /* __TEGRA_DEF_H__ */