Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Dan Handley | e83b0ca | 2014-01-14 18:17:09 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 31 | #include <arch.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 32 | #include <arch_helpers.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 33 | #include <assert.h> |
| 34 | #include <bl_common.h> |
Dan Handley | 714a0d2 | 2014-04-09 13:13:04 +0100 | [diff] [blame] | 35 | #include <debug.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 36 | #include <mmio.h> |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 37 | #include <platform.h> |
| 38 | #include <xlat_tables.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 39 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 40 | /******************************************************************************* |
| 41 | * This array holds the characteristics of the differences between the three |
| 42 | * FVP platforms (Base, A53_A57 & Foundation). It will be populated during cold |
| 43 | * boot at each boot stage by the primary before enabling the MMU (to allow cci |
| 44 | * configuration) & used thereafter. Each BL will have its own copy to allow |
| 45 | * independent operation. |
| 46 | ******************************************************************************/ |
| 47 | static unsigned long platform_config[CONFIG_LIMIT]; |
| 48 | |
| 49 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 50 | * Enable the MMU assuming that the pagetables have already been created |
| 51 | *******************************************************************************/ |
| 52 | void enable_mmu() |
| 53 | { |
| 54 | unsigned long mair, tcr, ttbr, sctlr; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 55 | |
| 56 | /* Set the attributes in the right indices of the MAIR */ |
| 57 | mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX); |
| 58 | mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, |
| 59 | ATTR_IWBWA_OWBWA_NTR_INDEX); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 60 | |
| 61 | /* |
| 62 | * Set TCR bits as well. Inner & outer WBWA & shareable + T0SZ = 32 |
| 63 | */ |
| 64 | tcr = TCR_SH_INNER_SHAREABLE | TCR_RGN_OUTER_WBA | |
| 65 | TCR_RGN_INNER_WBA | TCR_T0SZ_4GB; |
Vikram Kanigiri | 78a6e0c | 2014-03-11 17:41:00 +0000 | [diff] [blame] | 66 | |
| 67 | /* Set TTBR bits as well */ |
| 68 | ttbr = (unsigned long) l1_xlation_table; |
| 69 | |
Sandrine Bailleux | 25232af | 2014-05-09 11:23:11 +0100 | [diff] [blame^] | 70 | if (IS_IN_EL3()) { |
Andrew Thoelke | 42e75a7 | 2014-04-28 12:28:39 +0100 | [diff] [blame] | 71 | assert((read_sctlr_el3() & SCTLR_M_BIT) == 0); |
| 72 | |
Vikram Kanigiri | 78a6e0c | 2014-03-11 17:41:00 +0000 | [diff] [blame] | 73 | write_mair_el3(mair); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 74 | tcr |= TCR_EL3_RES1; |
Sandrine Bailleux | 295538b | 2013-11-15 14:46:44 +0000 | [diff] [blame] | 75 | /* Invalidate EL3 TLBs */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 76 | tlbialle3(); |
Vikram Kanigiri | 78a6e0c | 2014-03-11 17:41:00 +0000 | [diff] [blame] | 77 | |
| 78 | write_tcr_el3(tcr); |
| 79 | write_ttbr0_el3(ttbr); |
| 80 | |
Andrew Thoelke | 42e75a7 | 2014-04-28 12:28:39 +0100 | [diff] [blame] | 81 | /* ensure all translation table writes have drained into memory, |
| 82 | * the TLB invalidation is complete, and translation register |
| 83 | * writes are committed before enabling the MMU |
| 84 | */ |
| 85 | dsb(); |
| 86 | isb(); |
| 87 | |
Vikram Kanigiri | 78a6e0c | 2014-03-11 17:41:00 +0000 | [diff] [blame] | 88 | sctlr = read_sctlr_el3(); |
| 89 | sctlr |= SCTLR_WXN_BIT | SCTLR_M_BIT | SCTLR_I_BIT; |
| 90 | sctlr |= SCTLR_A_BIT | SCTLR_C_BIT; |
| 91 | write_sctlr_el3(sctlr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 92 | } else { |
Andrew Thoelke | 42e75a7 | 2014-04-28 12:28:39 +0100 | [diff] [blame] | 93 | assert((read_sctlr_el1() & SCTLR_M_BIT) == 0); |
Vikram Kanigiri | 78a6e0c | 2014-03-11 17:41:00 +0000 | [diff] [blame] | 94 | |
| 95 | write_mair_el1(mair); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 96 | /* Invalidate EL1 TLBs */ |
| 97 | tlbivmalle1(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 98 | |
Vikram Kanigiri | 78a6e0c | 2014-03-11 17:41:00 +0000 | [diff] [blame] | 99 | write_tcr_el1(tcr); |
| 100 | write_ttbr0_el1(ttbr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 101 | |
Andrew Thoelke | 42e75a7 | 2014-04-28 12:28:39 +0100 | [diff] [blame] | 102 | /* ensure all translation table writes have drained into memory, |
| 103 | * the TLB invalidation is complete, and translation register |
| 104 | * writes are committed before enabling the MMU |
| 105 | */ |
| 106 | dsb(); |
| 107 | isb(); |
| 108 | |
Vikram Kanigiri | 78a6e0c | 2014-03-11 17:41:00 +0000 | [diff] [blame] | 109 | sctlr = read_sctlr_el1(); |
| 110 | sctlr |= SCTLR_WXN_BIT | SCTLR_M_BIT | SCTLR_I_BIT; |
| 111 | sctlr |= SCTLR_A_BIT | SCTLR_C_BIT; |
| 112 | write_sctlr_el1(sctlr); |
| 113 | } |
Andrew Thoelke | 42e75a7 | 2014-04-28 12:28:39 +0100 | [diff] [blame] | 114 | /* ensure the MMU enable takes effect immediately */ |
| 115 | isb(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 116 | |
| 117 | return; |
| 118 | } |
| 119 | |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 120 | /* |
| 121 | * Table of regions to map using the MMU. |
| 122 | * This doesn't include TZRAM as the 'mem_layout' argument passed to to |
| 123 | * configure_mmu() will give the available subset of that, |
| 124 | */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 125 | const mmap_region_t fvp_mmap[] = { |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 126 | { TZROM_BASE, TZROM_SIZE, MT_MEMORY | MT_RO | MT_SECURE }, |
| 127 | { TZDRAM_BASE, TZDRAM_SIZE, MT_MEMORY | MT_RW | MT_SECURE }, |
| 128 | { FLASH0_BASE, FLASH0_SIZE, MT_MEMORY | MT_RO | MT_SECURE }, |
| 129 | { FLASH1_BASE, FLASH1_SIZE, MT_MEMORY | MT_RO | MT_SECURE }, |
| 130 | { VRAM_BASE, VRAM_SIZE, MT_MEMORY | MT_RW | MT_SECURE }, |
| 131 | { DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE }, |
| 132 | { NSRAM_BASE, NSRAM_SIZE, MT_MEMORY | MT_RW | MT_NS }, |
| 133 | { DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE }, |
| 134 | /* 2nd GB as device for now...*/ |
| 135 | { 0x40000000, 0x40000000, MT_DEVICE | MT_RW | MT_SECURE }, |
| 136 | { DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS }, |
| 137 | {0} |
| 138 | }; |
| 139 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 140 | /******************************************************************************* |
| 141 | * Setup the pagetables as per the platform memory map & initialize the mmu |
| 142 | *******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 143 | void configure_mmu(meminfo_t *mem_layout, |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 144 | unsigned long ro_start, |
| 145 | unsigned long ro_limit, |
| 146 | unsigned long coh_start, |
| 147 | unsigned long coh_limit) |
| 148 | { |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 149 | mmap_add_region(mem_layout->total_base, mem_layout->total_size, |
| 150 | MT_MEMORY | MT_RW | MT_SECURE); |
| 151 | mmap_add_region(ro_start, ro_limit - ro_start, |
| 152 | MT_MEMORY | MT_RO | MT_SECURE); |
| 153 | mmap_add_region(coh_start, coh_limit - coh_start, |
| 154 | MT_DEVICE | MT_RW | MT_SECURE); |
| 155 | |
Dan Handley | 43f5679 | 2014-04-15 10:38:02 +0100 | [diff] [blame] | 156 | mmap_add(fvp_mmap); |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 157 | |
| 158 | init_xlat_tables(); |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 159 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 160 | enable_mmu(); |
| 161 | return; |
| 162 | } |
| 163 | |
| 164 | /* Simple routine which returns a configuration variable value */ |
| 165 | unsigned long platform_get_cfgvar(unsigned int var_id) |
| 166 | { |
| 167 | assert(var_id < CONFIG_LIMIT); |
| 168 | return platform_config[var_id]; |
| 169 | } |
| 170 | |
| 171 | /******************************************************************************* |
| 172 | * A single boot loader stack is expected to work on both the Foundation FVP |
| 173 | * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The |
| 174 | * SYS_ID register provides a mechanism for detecting the differences between |
| 175 | * these platforms. This information is stored in a per-BL array to allow the |
| 176 | * code to take the correct path.Per BL platform configuration. |
| 177 | ******************************************************************************/ |
| 178 | int platform_config_setup(void) |
| 179 | { |
| 180 | unsigned int rev, hbi, bld, arch, sys_id, midr_pn; |
| 181 | |
| 182 | sys_id = mmio_read_32(VE_SYSREGS_BASE + V2M_SYS_ID); |
| 183 | rev = (sys_id >> SYS_ID_REV_SHIFT) & SYS_ID_REV_MASK; |
| 184 | hbi = (sys_id >> SYS_ID_HBI_SHIFT) & SYS_ID_HBI_MASK; |
| 185 | bld = (sys_id >> SYS_ID_BLD_SHIFT) & SYS_ID_BLD_MASK; |
| 186 | arch = (sys_id >> SYS_ID_ARCH_SHIFT) & SYS_ID_ARCH_MASK; |
| 187 | |
James Morrissey | 40a6f64 | 2014-02-10 14:24:36 +0000 | [diff] [blame] | 188 | if ((rev != REV_FVP) || (arch != ARCH_MODEL)) |
| 189 | panic(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 190 | |
| 191 | /* |
| 192 | * The build field in the SYS_ID tells which variant of the GIC |
| 193 | * memory is implemented by the model. |
| 194 | */ |
| 195 | switch (bld) { |
| 196 | case BLD_GIC_VE_MMAP: |
| 197 | platform_config[CONFIG_GICD_ADDR] = VE_GICD_BASE; |
| 198 | platform_config[CONFIG_GICC_ADDR] = VE_GICC_BASE; |
| 199 | platform_config[CONFIG_GICH_ADDR] = VE_GICH_BASE; |
| 200 | platform_config[CONFIG_GICV_ADDR] = VE_GICV_BASE; |
| 201 | break; |
| 202 | case BLD_GIC_A53A57_MMAP: |
| 203 | platform_config[CONFIG_GICD_ADDR] = BASE_GICD_BASE; |
| 204 | platform_config[CONFIG_GICC_ADDR] = BASE_GICC_BASE; |
| 205 | platform_config[CONFIG_GICH_ADDR] = BASE_GICH_BASE; |
| 206 | platform_config[CONFIG_GICV_ADDR] = BASE_GICV_BASE; |
| 207 | break; |
| 208 | default: |
| 209 | assert(0); |
| 210 | } |
| 211 | |
| 212 | /* |
| 213 | * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010 |
| 214 | * for the Foundation FVP. |
| 215 | */ |
| 216 | switch (hbi) { |
| 217 | case HBI_FOUNDATION: |
| 218 | platform_config[CONFIG_MAX_AFF0] = 4; |
| 219 | platform_config[CONFIG_MAX_AFF1] = 1; |
| 220 | platform_config[CONFIG_CPU_SETUP] = 0; |
| 221 | platform_config[CONFIG_BASE_MMAP] = 0; |
Harry Liebel | 30affd5 | 2013-10-30 17:41:48 +0000 | [diff] [blame] | 222 | platform_config[CONFIG_HAS_CCI] = 0; |
Harry Liebel | cef9339 | 2014-04-01 19:27:38 +0100 | [diff] [blame] | 223 | platform_config[CONFIG_HAS_TZC] = 0; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 224 | break; |
| 225 | case HBI_FVP_BASE: |
| 226 | midr_pn = (read_midr() >> MIDR_PN_SHIFT) & MIDR_PN_MASK; |
| 227 | if ((midr_pn == MIDR_PN_A57) || (midr_pn == MIDR_PN_A53)) |
| 228 | platform_config[CONFIG_CPU_SETUP] = 1; |
| 229 | else |
| 230 | platform_config[CONFIG_CPU_SETUP] = 0; |
| 231 | |
| 232 | platform_config[CONFIG_MAX_AFF0] = 4; |
| 233 | platform_config[CONFIG_MAX_AFF1] = 2; |
| 234 | platform_config[CONFIG_BASE_MMAP] = 1; |
Harry Liebel | 30affd5 | 2013-10-30 17:41:48 +0000 | [diff] [blame] | 235 | platform_config[CONFIG_HAS_CCI] = 1; |
Harry Liebel | cef9339 | 2014-04-01 19:27:38 +0100 | [diff] [blame] | 236 | platform_config[CONFIG_HAS_TZC] = 1; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 237 | break; |
| 238 | default: |
| 239 | assert(0); |
| 240 | } |
| 241 | |
| 242 | return 0; |
| 243 | } |
| 244 | |
Ian Spray | 8468739 | 2014-01-02 16:57:12 +0000 | [diff] [blame] | 245 | unsigned long plat_get_ns_image_entrypoint(void) |
| 246 | { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 247 | return NS_IMAGE_OFFSET; |
| 248 | } |
Sandrine Bailleux | 3fa9847 | 2014-03-31 11:25:18 +0100 | [diff] [blame] | 249 | |
| 250 | uint64_t plat_get_syscnt_freq(void) |
| 251 | { |
| 252 | uint64_t counter_base_frequency; |
| 253 | |
| 254 | /* Read the frequency from Frequency modes table */ |
| 255 | counter_base_frequency = mmio_read_32(SYS_CNTCTL_BASE + CNTFID_OFF); |
| 256 | |
| 257 | /* The first entry of the frequency modes table must not be 0 */ |
| 258 | assert(counter_base_frequency != 0); |
| 259 | |
| 260 | return counter_base_frequency; |
| 261 | } |