blob: 683af2814eb36ffd2a92d9b636d3e779d2befe9f [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekar6077dce2016-01-27 11:31:06 -08002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch_helpers.h>
32#include <assert.h>
33#include <bl_common.h>
34#include <context.h>
35#include <context_mgmt.h>
36#include <debug.h>
37#include <memctrl.h>
38#include <mmio.h>
39#include <platform.h>
40#include <platform_def.h>
41#include <pmc.h>
42#include <psci.h>
43#include <tegra_def.h>
44#include <tegra_private.h>
45
46extern uint64_t tegra_bl31_phys_base;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053047extern uint64_t tegra_sec_entry_point;
Varun Wadekarb316e242015-05-19 16:48:04 +053048
49/*
50 * The following platform setup functions are weakly defined. They
51 * provide typical implementations that will be overridden by a SoC.
52 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +053053#pragma weak tegra_soc_pwr_domain_suspend
54#pragma weak tegra_soc_pwr_domain_on
55#pragma weak tegra_soc_pwr_domain_off
56#pragma weak tegra_soc_pwr_domain_on_finish
Varun Wadekar8b82fae2015-11-09 17:39:28 -080057#pragma weak tegra_soc_prepare_system_reset
Varun Wadekare5caeed2016-01-07 14:04:21 -080058#pragma weak tegra_soc_prepare_system_off
Varun Wadekarb316e242015-05-19 16:48:04 +053059
Varun Wadekara78bb1b2015-08-07 10:03:00 +053060int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053061{
62 return PSCI_E_NOT_SUPPORTED;
63}
64
Varun Wadekara78bb1b2015-08-07 10:03:00 +053065int tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +053066{
67 return PSCI_E_SUCCESS;
68}
69
Varun Wadekara78bb1b2015-08-07 10:03:00 +053070int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053071{
72 return PSCI_E_SUCCESS;
73}
74
Varun Wadekara78bb1b2015-08-07 10:03:00 +053075int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053076{
77 return PSCI_E_SUCCESS;
78}
79
Varun Wadekar8b82fae2015-11-09 17:39:28 -080080int tegra_soc_prepare_system_reset(void)
81{
82 return PSCI_E_SUCCESS;
83}
84
Varun Wadekare5caeed2016-01-07 14:04:21 -080085__dead2 void tegra_soc_prepare_system_off(void)
86{
87 ERROR("Tegra System Off: operation not handled.\n");
88 panic();
89}
90
Varun Wadekarb316e242015-05-19 16:48:04 +053091/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +053092 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
93 * call to get the `power_state` parameter. This allows the platform to encode
94 * the appropriate State-ID field within the `power_state` parameter which can
95 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
96******************************************************************************/
97void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053098{
Varun Wadekara78bb1b2015-08-07 10:03:00 +053099 /* lower affinities use PLAT_MAX_OFF_STATE */
100 for (int i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
101 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
Varun Wadekarb316e242015-05-19 16:48:04 +0530102
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530103 /* max affinity uses system suspend state id */
104 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PSTATE_ID_SOC_POWERDN;
Varun Wadekarb316e242015-05-19 16:48:04 +0530105}
106
107/*******************************************************************************
108 * Handler called when an affinity instance is about to enter standby.
109 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530110void tegra_cpu_standby(plat_local_state_t cpu_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530111{
112 /*
113 * Enter standby state
114 * dsb is good practice before using wfi to enter low power states
115 */
116 dsb();
117 wfi();
118}
119
120/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530121 * Handler called when an affinity instance is about to be turned on. The
122 * level and mpidr determine the affinity instance.
123 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530124int tegra_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +0530125{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530126 return tegra_soc_pwr_domain_on(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +0530127}
128
129/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530130 * Handler called when a power domain is about to be turned off. The
131 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530132 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530133void tegra_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530134{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530135 tegra_soc_pwr_domain_off(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530136}
137
138/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530139 * Handler called when called when a power domain is about to be suspended. The
140 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530141 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530142void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530143{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530144 tegra_soc_pwr_domain_suspend(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530145
146 /* disable GICC */
147 tegra_gic_cpuif_deactivate();
148}
149
150/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530151 * Handler called when a power domain has just been powered on after
152 * being turned off earlier. The target_state encodes the low power state that
153 * each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530154 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530155void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530156{
157 plat_params_from_bl2_t *plat_params;
158
159 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530160 * Initialize the GIC cpu and distributor interfaces
161 */
162 tegra_gic_setup();
163
164 /*
165 * Check if we are exiting from deep sleep.
166 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530167 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
168 PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530169
170 /*
171 * Lock scratch registers which hold the CPU vectors.
172 */
173 tegra_pmc_lock_cpu_vectors();
174
175 /*
176 * SMMU configuration.
177 */
178 tegra_memctrl_setup();
179
180 /*
181 * Security configuration to allow DRAM/device access.
182 */
183 plat_params = bl31_get_plat_params();
Varun Wadekar6bb62462015-10-06 12:49:31 +0530184 tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Varun Wadekarb316e242015-05-19 16:48:04 +0530185 plat_params->tzdram_size);
186 }
187
188 /*
189 * Reset hardware settings.
190 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530191 tegra_soc_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530192}
193
194/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530195 * Handler called when a power domain has just been powered on after
196 * having been suspended earlier. The target_state encodes the low power state
197 * that each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530198 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530199void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530200{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530201 tegra_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530202}
203
204/*******************************************************************************
205 * Handler called when the system wants to be powered off
206 ******************************************************************************/
207__dead2 void tegra_system_off(void)
208{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800209 INFO("Powering down system...\n");
210
211 tegra_soc_prepare_system_off();
Varun Wadekarb316e242015-05-19 16:48:04 +0530212}
213
214/*******************************************************************************
215 * Handler called when the system wants to be restarted.
216 ******************************************************************************/
217__dead2 void tegra_system_reset(void)
218{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800219 INFO("Restarting system...\n");
220
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800221 /* per-SoC system reset handler */
222 tegra_soc_prepare_system_reset();
223
Varun Wadekarb316e242015-05-19 16:48:04 +0530224 /*
225 * Program the PMC in order to restart the system.
226 */
227 tegra_pmc_system_reset();
228}
229
230/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530231 * Handler called to check the validity of the power state parameter.
232 ******************************************************************************/
233int32_t tegra_validate_power_state(unsigned int power_state,
234 psci_power_state_t *req_state)
235{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530236 assert(req_state);
237
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530238 return tegra_soc_validate_power_state(power_state, req_state);
239}
240
241/*******************************************************************************
242 * Platform handler called to check the validity of the non secure entrypoint.
243 ******************************************************************************/
244int tegra_validate_ns_entrypoint(uintptr_t entrypoint)
245{
246 /*
247 * Check if the non secure entrypoint lies within the non
248 * secure DRAM.
249 */
250 if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END))
251 return PSCI_E_SUCCESS;
252
253 return PSCI_E_INVALID_ADDRESS;
254}
255
256/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530257 * Export the platform handlers to enable psci to invoke them
258 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530259static const plat_psci_ops_t tegra_plat_psci_ops = {
260 .cpu_standby = tegra_cpu_standby,
261 .pwr_domain_on = tegra_pwr_domain_on,
262 .pwr_domain_off = tegra_pwr_domain_off,
263 .pwr_domain_suspend = tegra_pwr_domain_suspend,
264 .pwr_domain_on_finish = tegra_pwr_domain_on_finish,
265 .pwr_domain_suspend_finish = tegra_pwr_domain_suspend_finish,
266 .system_off = tegra_system_off,
267 .system_reset = tegra_system_reset,
268 .validate_power_state = tegra_validate_power_state,
269 .validate_ns_entrypoint = tegra_validate_ns_entrypoint,
270 .get_sys_suspend_power_state = tegra_get_sys_suspend_power_state,
Varun Wadekarb316e242015-05-19 16:48:04 +0530271};
272
273/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530274 * Export the platform specific power ops and initialize Power Controller
Varun Wadekarb316e242015-05-19 16:48:04 +0530275 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530276int plat_setup_psci_ops(uintptr_t sec_entrypoint,
277 const plat_psci_ops_t **psci_ops)
Varun Wadekarb316e242015-05-19 16:48:04 +0530278{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530279 psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };
280
281 /*
282 * Flush entrypoint variable to PoC since it will be
283 * accessed after a reset with the caches turned off.
284 */
285 tegra_sec_entry_point = sec_entrypoint;
286 flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));
287
Varun Wadekarb316e242015-05-19 16:48:04 +0530288 /*
289 * Reset hardware settings.
290 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530291 tegra_soc_pwr_domain_on_finish(&target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530292
293 /*
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530294 * Initialize PSCI ops struct
Varun Wadekarb316e242015-05-19 16:48:04 +0530295 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530296 *psci_ops = &tegra_plat_psci_ops;
Varun Wadekarb316e242015-05-19 16:48:04 +0530297
298 return 0;
299}