blob: 5a8d69fb0693365dc3fd1bb982b8e3fd86007656 [file] [log] [blame]
Marek Vasut3af20052019-02-25 14:57:08 +01001/*
2 * Copyright (c) 2019, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
8
9#include <common/debug.h>
10
11#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_m3_v30.h"
14
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090015#define RCAR_QOS_VERSION "rev.0.03"
Marek Vasut3af20052019-02-25 14:57:08 +010016
Marek Vasut3af20052019-02-25 14:57:08 +010017#define QOSWT_TIME_BANK0 (20000000U) //unit:ns
18
19#define QOSWT_WTEN_ENABLE (0x1U)
20
21#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 (SL_INIT_SSLOTCLK_M3_30 - 0x5U)
22
23#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
24#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
25#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
26#define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
27
28#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
29#define WT_BASE_SUB_SLOT_NUM0 (12U)
30#define QOSWT_WTSET0_PERIOD0_M3_30 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_30)-1U)
31#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
32#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
33
34#define QOSWT_WTSET1_PERIOD1_M3_30 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_30)-1U)
35#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
36#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 -1U)
37
38#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
39
Marek Vasut3af20052019-02-25 14:57:08 +010040#if RCAR_REF_INT == RCAR_REF_DEFAULT
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090041#include "qos_init_m3_v30_mstat195.h"
Marek Vasut3af20052019-02-25 14:57:08 +010042#else
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090043#include "qos_init_m3_v30_mstat390.h"
Marek Vasut3af20052019-02-25 14:57:08 +010044#endif
45
46#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
47
Marek Vasut3af20052019-02-25 14:57:08 +010048#if RCAR_REF_INT == RCAR_REF_DEFAULT
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090049#include "qos_init_m3_v30_qoswt195.h"
Marek Vasut3af20052019-02-25 14:57:08 +010050#else
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090051#include "qos_init_m3_v30_qoswt390.h"
Marek Vasut3af20052019-02-25 14:57:08 +010052#endif
53
54#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
55#endif
56
57static void dbsc_setting(void)
58{
59 uint32_t md=0;
60
61 /* Register write enable */
62 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
63
64 /* BUFCAM settings */
65 io_write_32(DBSC_DBCAM0CNF1, 0x00043218); //dbcam0cnf1
66 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4); //dbcam0cnf2
67 io_write_32(DBSC_DBCAM0CNF3, 0x00000000); //dbcam0cnf3
68 io_write_32(DBSC_DBSCHCNT0, 0x000F0037); //dbschcnt0
69 io_write_32(DBSC_DBSCHSZ0, 0x00000001); //dbschsz0
70 io_write_32(DBSC_DBSCHRW0, 0x22421111); //dbschrw0
71
72 md = (*((volatile uint32_t*)RST_MODEMR) & 0x000A0000) >> 17;
73
74 switch (md) {
75 case 0x0:
76 /* DDR3200 */
77 io_write_32(DBSC_SCFCTST2, 0x012F1123);
78 break;
79 case 0x1: //MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4)
80 /* DDR2800 */
81 io_write_32(DBSC_SCFCTST2, 0x012F1123);
82 break;
83 case 0x4: //MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4)
84 /* DDR2400 */
85 io_write_32(DBSC_SCFCTST2, 0x012F1123);
86 break;
87 default: //MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4)
88 /* DDR1600 */
89 io_write_32(DBSC_SCFCTST2, 0x012F1123);
90 break;
91 }
92
93 /* QoS Settings */
94 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
95 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
96 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
97 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
98 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
99 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
100 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
101 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
102 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
103 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
104 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
105 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
106 io_write_32(DBSC_DBSCHQOS120, 0x00000040);
107 io_write_32(DBSC_DBSCHQOS121, 0x00000030);
108 io_write_32(DBSC_DBSCHQOS122, 0x00000020);
109 io_write_32(DBSC_DBSCHQOS123, 0x00000010);
110 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
111 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
112 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
113 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
114 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
115 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
116 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
117 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
118 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
119 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
120 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
121 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
122
123 /* Register write protect */
124 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
125}
126
127void qos_init_m3_v30(void)
128{
129 dbsc_setting();
130
131 /* DRAM Split Address mapping */
132#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
133 #if RCAR_LSI == RCAR_M3
134 #error "Don't set DRAM Split 4ch(M3)"
135 #else
136 ERROR("DRAM Split 4ch not supported.(M3)");
137 panic();
138 #endif
139#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
140 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
141 NOTICE("BL2: DRAM Split is 2ch\n");
142 io_write_32(AXI_ADSPLCR0, 0x00000000U);
143 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
144 | ADSPLCR0_SPLITSEL(0xFFU)
145 | ADSPLCR0_AREA(0x1DU)
146 | ADSPLCR0_SWP);
147 io_write_32(AXI_ADSPLCR2, 0x00001004U);
148 io_write_32(AXI_ADSPLCR3, 0x00000000U);
149#else
150 NOTICE("BL2: DRAM Split is OFF\n");
151#endif
152
153#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
154#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
155 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
156#endif
157
158#if RCAR_REF_INT == RCAR_REF_DEFAULT
159 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
160#else
161 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
162#endif
163
164#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
165 NOTICE("BL2: Periodic Write DQ Training\n");
166#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
167
168 io_write_32(QOSCTRL_RAS, 0x00000044U);
169 io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
170 io_write_32(QOSCTRL_DANT, 0x0020100AU);
171 io_write_32(QOSCTRL_FSS, 0x0000000AU);
172 io_write_32(QOSCTRL_INSFC, 0x06330001U);
173 io_write_32(QOSCTRL_EARLYR, 0x00000001U);
174 io_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */
175
176 /* GPU Boost Mode */
177 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
178
179 io_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_M3_30);
180 io_write_32(QOSCTRL_REF_ARS, ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 << 16)));
181
Marek Vasut3af20052019-02-25 14:57:08 +0100182 uint32_t i;
183
184 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200185 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
186 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100187 }
188 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200189 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
190 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100191 }
192#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
193 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200194 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, qoswt_fix[i]);
195 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, qoswt_fix[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100196 }
197 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200198 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
199 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100200 }
201#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
Marek Vasut3af20052019-02-25 14:57:08 +0100202
203 /* RT bus Leaf setting */
204 io_write_32(RT_ACT0, 0x00000000U);
205 io_write_32(RT_ACT1, 0x00000000U);
206
207 /* CCI bus Leaf setting */
208 io_write_32(CPU_ACT0, 0x00000003U);
209 io_write_32(CPU_ACT1, 0x00000003U);
210 io_write_32(CPU_ACT2, 0x00000003U);
211 io_write_32(CPU_ACT3, 0x00000003U);
212
213 io_write_32(QOSCTRL_RAEN, 0x00000001U);
214
215#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
216 /* re-write training setting */
217 io_write_32(QOSWT_WTREF, ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
218 io_write_32(QOSWT_WTSET0, ((QOSWT_WTSET0_PERIOD0_M3_30 << 16) | (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
219 io_write_32(QOSWT_WTSET1, ((QOSWT_WTSET1_PERIOD1_M3_30 << 16) | (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
220
221 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
222#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
223
224 io_write_32(QOSCTRL_STATQC, 0x00000001U);
225#else
226 NOTICE("BL2: QoS is None\n");
227
228 io_write_32(QOSCTRL_RAEN, 0x00000001U);
229#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
230}