blob: 71d7497db07a428f18be0946af2bb54b6a1f65cc [file] [log] [blame]
Jacky Baia6177002019-03-06 17:15:06 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
Jacky Baia6177002019-03-06 17:15:06 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <context.h>
16#include <drivers/arm/tzc380.h>
17#include <drivers/console.h>
18#include <drivers/generic_delay_timer.h>
19#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/mmio.h>
21#include <lib/xlat_tables/xlat_tables.h>
22#include <plat/common/platform.h>
23
24#include <gpc.h>
Jacky Bai91c6d322019-05-21 20:24:52 +080025#include <imx_aipstz.h>
Jacky Baia6177002019-03-06 17:15:06 +080026#include <imx_uart.h>
Jacky Bai64130a32019-07-18 13:43:17 +080027#include <imx_rdc.h>
Jacky Bai3bf04a52019-06-12 17:41:47 +080028#include <imx8m_caam.h>
Jacky Baia6177002019-03-06 17:15:06 +080029#include <plat_imx8.h>
30
31static const mmap_region_t imx_mmap[] = {
32 MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
33 MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
34 {0},
35};
36
Jacky Bai91c6d322019-05-21 20:24:52 +080037static const struct aipstz_cfg aipstz[] = {
38 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
39 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
41 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
42 {0},
43};
44
Jacky Bai64130a32019-07-18 13:43:17 +080045static const struct imx_rdc_cfg rdc[] = {
46 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080047 RDC_MDAn(RDC_MDA_M4, DID1),
Jacky Bai64130a32019-07-18 13:43:17 +080048
49 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080050 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
51 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai64130a32019-07-18 13:43:17 +080052
53 /* memory region */
54
55 /* Sentinel */
56 {0},
57};
58
Jacky Baia6177002019-03-06 17:15:06 +080059static entry_point_info_t bl32_image_ep_info;
60static entry_point_info_t bl33_image_ep_info;
61
62/* get SPSR for BL33 entry */
63static uint32_t get_spsr_for_bl33_entry(void)
64{
65 unsigned long el_status;
66 unsigned long mode;
67 uint32_t spsr;
68
69 /* figure out what mode we enter the non-secure world */
70 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
71 el_status &= ID_AA64PFR0_ELX_MASK;
72
73 mode = (el_status) ? MODE_EL2 : MODE_EL1;
74
75 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
76 return spsr;
77}
78
79void bl31_tzc380_setup(void)
80{
81 unsigned int val;
82
83 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
84 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
85 return;
86
87 tzc380_init(IMX_TZASC_BASE);
88
89 /*
90 * Need to substact offset 0x40000000 from CPU address when
91 * programming tzasc region for i.mx8mm.
92 */
93
94 /* Enable 1G-5G S/NS RW */
95 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
96 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
97}
98
99void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
100 u_register_t arg2, u_register_t arg3)
101{
Andre Przywara7110d992020-01-25 00:58:35 +0000102 static console_t console;
Jacky Baia6177002019-03-06 17:15:06 +0800103 int i;
104
105 /* Enable CSU NS access permission */
106 for (i = 0; i < 64; i++) {
107 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
108 }
109
Jacky Bai91c6d322019-05-21 20:24:52 +0800110 imx_aipstz_init(aipstz);
Jacky Baia6177002019-03-06 17:15:06 +0800111
Jacky Bai64130a32019-07-18 13:43:17 +0800112 imx_rdc_init(rdc);
113
Jacky Bai3bf04a52019-06-12 17:41:47 +0800114 imx8m_caam_init();
115
Jacky Baia6177002019-03-06 17:15:06 +0800116 console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
117 IMX_CONSOLE_BAUDRATE, &console);
118 /* This console is only used for boot stage */
Andre Przywara7110d992020-01-25 00:58:35 +0000119 console_set_scope(&console, CONSOLE_FLAG_BOOT);
Jacky Baia6177002019-03-06 17:15:06 +0800120
121 /*
122 * tell BL3-1 where the non-secure software image is located
123 * and the entry state information.
124 */
125 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
126 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
127 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
128
Jacky Bai2a763ba2019-07-18 13:34:09 +0800129#ifdef SPD_opteed
130 /* Populate entry point information for BL32 */
131 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
132 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
133 bl32_image_ep_info.pc = BL32_BASE;
134 bl32_image_ep_info.spsr = 0;
135
136 /* Pass TEE base and size to bl33 */
137 bl33_image_ep_info.args.arg1 = BL32_BASE;
138 bl33_image_ep_info.args.arg2 = BL32_SIZE;
139#endif
140
Jacky Baia6177002019-03-06 17:15:06 +0800141 bl31_tzc380_setup();
142}
143
144void bl31_plat_arch_setup(void)
145{
146 mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
147 MT_MEMORY | MT_RW | MT_SECURE);
148 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
149 MT_MEMORY | MT_RO | MT_SECURE);
150#if USE_COHERENT_MEM
151 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
152 (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
153 MT_DEVICE | MT_RW | MT_SECURE);
154#endif
155 mmap_add(imx_mmap);
156
157 init_xlat_tables();
158
159 enable_mmu_el3(0);
160}
161
162void bl31_platform_setup(void)
163{
164 generic_delay_timer_init();
165
166 /* select the CKIL source to 32K OSC */
167 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
168
169 plat_gic_driver_init();
170 plat_gic_init();
171
172 imx_gpc_init();
173}
174
175entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
176{
177 if (type == NON_SECURE)
178 return &bl33_image_ep_info;
179 if (type == SECURE)
180 return &bl32_image_ep_info;
181
182 return NULL;
183}
184
185unsigned int plat_get_syscnt_freq2(void)
186{
187 return COUNTER_FREQUENCY;
188}