blob: abe8973fc57e85a5b0a81ff0cb32164bab889b24 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Soby Mathewc704cbc2014-08-14 11:33:56 +01002 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch.h>
32
Soby Mathewc704cbc2014-08-14 11:33:56 +010033#define CPU_IMPL_PN_MASK (MIDR_IMPL_MASK << MIDR_IMPL_SHIFT) | \
34 (MIDR_PN_MASK << MIDR_PN_SHIFT)
Achin Gupta4f6ad662013-10-25 09:08:21 +010035
Soby Mathewc704cbc2014-08-14 11:33:56 +010036 /*
37 * Define the offsets to the fields in cpu_ops structure.
38 */
39 .struct 0
40CPU_MIDR: /* cpu_ops midr */
41 .space 8
42/* Reset fn is needed in BL at reset vector */
43#if IMAGE_BL1 || (IMAGE_BL31 && RESET_TO_BL31)
44CPU_RESET_FUNC: /* cpu_ops reset_func */
45 .space 8
46#endif
Soby Mathew8e2f2872014-08-14 12:49:05 +010047#if IMAGE_BL31 /* The power down core and cluster is needed only in BL3-1 */
48CPU_PWR_DWN_CORE: /* cpu_ops core_pwr_dwn */
49 .space 8
50CPU_PWR_DWN_CLUSTER: /* cpu_ops cluster_pwr_dwn */
51 .space 8
52#endif
Soby Mathewc704cbc2014-08-14 11:33:56 +010053CPU_OPS_SIZE = .
Achin Gupta4f6ad662013-10-25 09:08:21 +010054
Soby Mathewc704cbc2014-08-14 11:33:56 +010055 /*
56 * Convenience macro to declare cpu_ops structure.
57 * Make sure the structure fields are as per the offsets
58 * defined above.
Achin Gupta4f6ad662013-10-25 09:08:21 +010059 */
Soby Mathewc704cbc2014-08-14 11:33:56 +010060 .macro declare_cpu_ops _name:req, _midr:req, _noresetfunc = 0
61 .section cpu_ops, "a"; .align 3
62 .type cpu_ops_\_name, %object
63 .quad \_midr
64#if IMAGE_BL1 || (IMAGE_BL31 && RESET_TO_BL31)
65 .if \_noresetfunc
66 .quad 0
67 .else
68 .quad \_name\()_reset_func
69 .endif
70#endif
Soby Mathew8e2f2872014-08-14 12:49:05 +010071#if IMAGE_BL31
72 .quad \_name\()_core_pwr_dwn
73 .quad \_name\()_cluster_pwr_dwn
74#endif
Soby Mathewc704cbc2014-08-14 11:33:56 +010075 .endm