blob: d9168572e09ed5f0910cd4b857a28b8591cdd5f2 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
AlexeiFedorov38614582025-01-22 16:09:07 +00002 * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00006#ifndef COMMON_DEF_H
7#define COMMON_DEF_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <common/bl_common.h>
10#include <lib/utils_def.h>
11#include <lib/xlat_tables/xlat_tables_defs.h>
Yatharth Kochara65be2f2015-10-09 18:06:13 +010012
Yann Gautier8a87b0e2022-02-08 10:21:58 +010013#include <platform_def.h>
14
Yann Gautierccc4b9b2024-01-03 13:30:02 +010015#ifdef __aarch64__
16#define SZ_32 UL(0x00000020)
17#define SZ_64 UL(0x00000040)
18#define SZ_128 UL(0x00000080)
19#define SZ_256 UL(0x00000100)
20#define SZ_512 UL(0x00000200)
21
22#define SZ_1K UL(0x00000400)
23#define SZ_2K UL(0x00000800)
24#define SZ_4K UL(0x00001000)
25#define SZ_8K UL(0x00002000)
26#define SZ_16K UL(0x00004000)
27#define SZ_32K UL(0x00008000)
28#define SZ_64K UL(0x00010000)
29#define SZ_128K UL(0x00020000)
30#define SZ_256K UL(0x00040000)
31#define SZ_512K UL(0x00080000)
32
33#define SZ_1M UL(0x00100000)
34#define SZ_2M UL(0x00200000)
35#define SZ_4M UL(0x00400000)
36#define SZ_8M UL(0x00800000)
37#define SZ_16M UL(0x01000000)
38#define SZ_32M UL(0x02000000)
39#define SZ_64M UL(0x04000000)
40#define SZ_128M UL(0x08000000)
41#define SZ_256M UL(0x10000000)
42#define SZ_512M UL(0x20000000)
43
44#define SZ_1G UL(0x40000000)
45#define SZ_2G UL(0x80000000)
AlexeiFedorov38614582025-01-22 16:09:07 +000046
47#define SZ_1T UL(0x10000000000)
48
49#define SZ_1P UL(0x4000000000000)
Yann Gautierccc4b9b2024-01-03 13:30:02 +010050#else /* !__aarch64__ */
Yann Gautier8a87b0e2022-02-08 10:21:58 +010051#define SZ_32 U(0x00000020)
52#define SZ_64 U(0x00000040)
53#define SZ_128 U(0x00000080)
54#define SZ_256 U(0x00000100)
55#define SZ_512 U(0x00000200)
56
57#define SZ_1K U(0x00000400)
58#define SZ_2K U(0x00000800)
59#define SZ_4K U(0x00001000)
60#define SZ_8K U(0x00002000)
61#define SZ_16K U(0x00004000)
62#define SZ_32K U(0x00008000)
63#define SZ_64K U(0x00010000)
64#define SZ_128K U(0x00020000)
65#define SZ_256K U(0x00040000)
66#define SZ_512K U(0x00080000)
67
68#define SZ_1M U(0x00100000)
69#define SZ_2M U(0x00200000)
70#define SZ_4M U(0x00400000)
71#define SZ_8M U(0x00800000)
72#define SZ_16M U(0x01000000)
73#define SZ_32M U(0x02000000)
74#define SZ_64M U(0x04000000)
75#define SZ_128M U(0x08000000)
76#define SZ_256M U(0x10000000)
77#define SZ_512M U(0x20000000)
78
79#define SZ_1G U(0x40000000)
80#define SZ_2G U(0x80000000)
Yann Gautierccc4b9b2024-01-03 13:30:02 +010081#endif /* __aarch64__ */
Yann Gautier8a87b0e2022-02-08 10:21:58 +010082
Dan Handley9df48042015-03-19 18:58:55 +000083/******************************************************************************
84 * Required platform porting definitions that are expected to be common to
85 * all platforms
86 *****************************************************************************/
87
88/*
89 * Platform binary types for linking
90 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070091#ifdef __aarch64__
Dan Handley9df48042015-03-19 18:58:55 +000092#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
93#define PLATFORM_LINKER_ARCH aarch64
Julius Werner8e0ef0f2019-07-09 14:02:43 -070094#else
95#define PLATFORM_LINKER_FORMAT "elf32-littlearm"
96#define PLATFORM_LINKER_ARCH arm
97#endif /* __aarch64__ */
Dan Handley9df48042015-03-19 18:58:55 +000098
99/*
100 * Generic platform constants
101 */
102#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
103
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100104#define BL2_IMAGE_DESC { \
105 .image_id = BL2_IMAGE_ID, \
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000106 SET_STATIC_PARAM_HEAD(image_info, PARAM_EP, \
Yatharth Kochar51f76f62016-09-12 16:10:33 +0100107 VERSION_2, image_info_t, 0), \
108 .image_info.image_base = BL2_BASE, \
109 .image_info.image_max_size = BL2_LIMIT - BL2_BASE,\
110 SET_STATIC_PARAM_HEAD(ep_info, PARAM_EP, \
111 VERSION_2, entry_point_info_t, SECURE | EXECUTABLE),\
112 .ep_info.pc = BL2_BASE, \
113}
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100114
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100115/*
116 * The following constants identify the extents of the code & read-only data
117 * regions. These addresses are used by the MMU setup code and therefore they
118 * must be page-aligned.
119 *
120 * When the code and read-only data are mapped as a single atomic section
121 * (i.e. when SEPARATE_CODE_AND_RODATA=0) then we treat the whole section as
122 * code by specifying the read-only data section as empty.
123 *
124 * BL1 is different than the other images in the sense that its read-write data
125 * originally lives in Trusted ROM and needs to be relocated in Trusted SRAM at
126 * run-time. Therefore, the read-write data in ROM can be mapped with the same
127 * memory attributes as the read-only data region. For this reason, BL1 uses
128 * different macros.
129 *
130 * Note that BL1_ROM_END is not necessarily aligned on a page boundary as it
131 * just points to the end of BL1's actual content in Trusted ROM. Therefore it
132 * needs to be rounded up to the next page size in order to map the whole last
133 * page of it with the right memory attributes.
134 */
135#if SEPARATE_CODE_AND_RODATA
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100136
Masahiro Yamada51bef612017-01-18 02:10:08 +0900137#define BL1_CODE_END BL_CODE_END
Joel Hutton5cc3bc82018-03-21 11:40:57 +0000138#define BL1_RO_DATA_BASE BL_RO_DATA_BASE
Masahiro Yamada51bef612017-01-18 02:10:08 +0900139#define BL1_RO_DATA_END round_up(BL1_ROM_END, PAGE_SIZE)
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000140#if BL2_IN_XIP_MEM
141#define BL2_CODE_END BL_CODE_END
142#define BL2_RO_DATA_BASE BL_RO_DATA_BASE
143#define BL2_RO_DATA_END round_up(BL2_ROM_END, PAGE_SIZE)
144#endif /* BL2_IN_XIP_MEM */
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100145#else
Antonio Nino Diazf0b14cf2018-10-04 09:55:23 +0100146#define BL_RO_DATA_BASE UL(0)
147#define BL_RO_DATA_END UL(0)
Masahiro Yamada51bef612017-01-18 02:10:08 +0900148#define BL1_CODE_END round_up(BL1_ROM_END, PAGE_SIZE)
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000149#if BL2_IN_XIP_MEM
Antonio Nino Diazf0b14cf2018-10-04 09:55:23 +0100150#define BL2_RO_DATA_BASE UL(0)
151#define BL2_RO_DATA_END UL(0)
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000152#define BL2_CODE_END round_up(BL2_ROM_END, PAGE_SIZE)
153#endif /* BL2_IN_XIP_MEM */
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100154#endif /* SEPARATE_CODE_AND_RODATA */
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000155
Manish V Badarkhe1ffa0092021-10-20 22:06:40 +0100156#if MEASURED_BOOT
157/*
158 * Start critical data Ids from 2^32/2 reserving Ids from 0 to (2^32/2 - 1)
159 * for Images, It is a critical data Id base for all platforms.
160 */
161#define CRITICAL_DATA_ID_BASE U(0x80000000)
162#endif /* MEASURED_BOOT */
163
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000164#endif /* COMMON_DEF_H */