blob: fbbf205010f9ef42f7610caca0102c914513af19 [file] [log] [blame]
johpow01cd38ac42021-03-15 15:07:21 -05001/*
2 * Copyright (c) 2021, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
johpow014c42c0d2021-04-20 17:05:04 -050010#include <cortex_makalu_elp_arm.h>
johpow01cd38ac42021-03-15 15:07:21 -050011#include <cpu_macros.S>
12#include <plat_macros.S>
13
14/* Hardware handled coherency */
15#if HW_ASSISTED_COHERENCY == 0
16#error "Cortex Makalu ELP must be compiled with HW_ASSISTED_COHERENCY enabled"
17#endif
18
19/* 64-bit only core */
20#if CTX_INCLUDE_AARCH32_REGS == 1
21#error "Cortex Makalu ELP supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
22#endif
23
24 /* ----------------------------------------------------
25 * HW will do the cache maintenance while powering down
26 * ----------------------------------------------------
27 */
johpow014c42c0d2021-04-20 17:05:04 -050028func cortex_makalu_elp_arm_core_pwr_dwn
johpow01cd38ac42021-03-15 15:07:21 -050029 /* ---------------------------------------------------
30 * Enable CPU power down bit in power control register
31 * ---------------------------------------------------
32 */
johpow014c42c0d2021-04-20 17:05:04 -050033 mrs x0, CORTEX_MAKALU_ELP_ARM_CPUPWRCTLR_EL1
34 orr x0, x0, #CORTEX_MAKALU_ELP_ARM_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
35 msr CORTEX_MAKALU_ELP_ARM_CPUPWRCTLR_EL1, x0
johpow01cd38ac42021-03-15 15:07:21 -050036 isb
37 ret
johpow014c42c0d2021-04-20 17:05:04 -050038endfunc cortex_makalu_elp_arm_core_pwr_dwn
johpow01cd38ac42021-03-15 15:07:21 -050039
40#if REPORT_ERRATA
41/*
42 * Errata printing function for Cortex Makalu ELP. Must follow AAPCS.
43 */
johpow014c42c0d2021-04-20 17:05:04 -050044func cortex_makalu_elp_arm_errata_report
johpow01cd38ac42021-03-15 15:07:21 -050045 ret
johpow014c42c0d2021-04-20 17:05:04 -050046endfunc cortex_makalu_elp_arm_errata_report
johpow01cd38ac42021-03-15 15:07:21 -050047#endif
48
johpow014c42c0d2021-04-20 17:05:04 -050049func cortex_makalu_elp_arm_reset_func
johpow01cd38ac42021-03-15 15:07:21 -050050 /* Disable speculative loads */
51 msr SSBS, xzr
52 isb
53 ret
johpow014c42c0d2021-04-20 17:05:04 -050054endfunc cortex_makalu_elp_arm_reset_func
johpow01cd38ac42021-03-15 15:07:21 -050055
56 /* ---------------------------------------------
57 * This function provides Cortex Makalu ELP-
58 * specific register information for crash
59 * reporting. It needs to return with x6
60 * pointing to a list of register names in ascii
61 * and x8 - x15 having values of registers to be
62 * reported.
63 * ---------------------------------------------
64 */
johpow014c42c0d2021-04-20 17:05:04 -050065.section .rodata.cortex_makalu_elp_arm_regs, "aS"
66cortex_makalu_elp_arm_regs: /* The ascii list of register names to be reported */
johpow01cd38ac42021-03-15 15:07:21 -050067 .asciz "cpuectlr_el1", ""
68
johpow014c42c0d2021-04-20 17:05:04 -050069func cortex_makalu_elp_arm_cpu_reg_dump
70 adr x6, cortex_makalu_elp_arm_regs
71 mrs x8, CORTEX_MAKALU_ELP_ARM_CPUECTLR_EL1
johpow01cd38ac42021-03-15 15:07:21 -050072 ret
johpow014c42c0d2021-04-20 17:05:04 -050073endfunc cortex_makalu_elp_arm_cpu_reg_dump
johpow01cd38ac42021-03-15 15:07:21 -050074
johpow014c42c0d2021-04-20 17:05:04 -050075declare_cpu_ops cortex_makalu_elp_arm, CORTEX_MAKALU_ELP_ARM_MIDR, \
76 cortex_makalu_elp_arm_reset_func, \
77 cortex_makalu_elp_arm_core_pwr_dwn