blob: 147249ee5e569a468149126f3746fb228fa059ad [file] [log] [blame]
Jacky Bai9bd2f842019-11-28 13:16:33 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright 2019-2022 NXP
Jacky Bai9bd2f842019-11-28 13:16:33 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
Jacky Baicf7a1402019-12-03 10:38:11 +080022#include <dram.h>
Jacky Bai9bd2f842019-11-28 13:16:33 +080023#include <gpc.h>
24#include <imx_aipstz.h>
25#include <imx_uart.h>
26#include <imx_rdc.h>
27#include <imx8m_caam.h>
Marco Felsch76401342023-07-24 15:05:58 +020028#include <imx8m_ccm.h>
Jacky Bai3c3c2682020-01-07 14:53:54 +080029#include <imx8m_csu.h>
Jacky Bai9bd2f842019-11-28 13:16:33 +080030#include <platform_def.h>
31#include <plat_imx8.h>
32
Ji Luo2867b032020-02-21 16:32:53 +080033#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
34
Jacky Bai9bd2f842019-11-28 13:16:33 +080035static const mmap_region_t imx_mmap[] = {
Andrey Zhizhikin4d10d1b2022-09-26 22:47:12 +020036 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP,
37 CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP,
38 {0},
Jacky Bai9bd2f842019-11-28 13:16:33 +080039};
40
41static const struct aipstz_cfg aipstz[] = {
42 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
43 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
44 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
46 {0},
47};
48
49static const struct imx_rdc_cfg rdc[] = {
50 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080051 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai9bd2f842019-11-28 13:16:33 +080052
53 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080054 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
55 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai9bd2f842019-11-28 13:16:33 +080056
57 /* memory region */
58 RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
59 RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
60 RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
61
62 /* Sentinel */
63 {0},
64};
65
Jacky Bai3c3c2682020-01-07 14:53:54 +080066static const struct imx_csu_cfg csu_cfg[] = {
67 /* peripherals csl setting */
68 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
69 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
70
71 /* master HP0~1 */
72
73 /* SA setting */
74
75 /* HP control setting */
76
77 /* Sentinel */
78 {0}
79};
80
81
Jacky Bai9bd2f842019-11-28 13:16:33 +080082static entry_point_info_t bl32_image_ep_info;
83static entry_point_info_t bl33_image_ep_info;
84
85/* get SPSR for BL33 entry */
86static uint32_t get_spsr_for_bl33_entry(void)
87{
88 unsigned long el_status;
89 unsigned long mode;
90 uint32_t spsr;
91
92 /* figure out what mode we enter the non-secure world */
93 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
94 el_status &= ID_AA64PFR0_ELX_MASK;
95
96 mode = (el_status) ? MODE_EL2 : MODE_EL1;
97
98 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
99 return spsr;
100}
101
102static void bl31_tzc380_setup(void)
103{
104 unsigned int val;
105
106 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
107 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
108 return;
109
110 tzc380_init(IMX_TZASC_BASE);
111
112 /*
113 * Need to substact offset 0x40000000 from CPU address when
114 * programming tzasc region for i.mx8mn.
115 */
116
117 /* Enable 1G-5G S/NS RW */
118 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
119 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
120}
121
122void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
123 u_register_t arg2, u_register_t arg3)
124{
Marco Felsch409eb8b2023-08-02 08:11:35 +0200125 unsigned int console_base = IMX_BOOT_UART_BASE;
Jacky Bai9bd2f842019-11-28 13:16:33 +0800126 static console_t console;
Jacky Baif1d011c2021-04-16 14:31:09 +0800127 unsigned int val;
Jacky Bai9bd2f842019-11-28 13:16:33 +0800128 int i;
129
130 /* Enable CSU NS access permission */
131 for (i = 0; i < 64; i++) {
132 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
133 }
134
135 imx_aipstz_init(aipstz);
136
137 imx_rdc_init(rdc);
138
Jacky Bai3c3c2682020-01-07 14:53:54 +0800139 imx_csu_init(csu_cfg);
140
141 /* config the ocram memory range for secure access */
Jacky Baif1d011c2021-04-16 14:31:09 +0800142 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1);
143 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
144 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai3c3c2682020-01-07 14:53:54 +0800145
Marco Felsch76401342023-07-24 15:05:58 +0200146 if (console_base == 0U) {
147 console_base = imx8m_uart_get_base();
148 }
149
150 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800151 IMX_CONSOLE_BAUDRATE, &console);
152 /* This console is only used for boot stage */
153 console_set_scope(&console, CONSOLE_FLAG_BOOT);
154
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200155 imx8m_caam_init();
156
Jacky Bai9bd2f842019-11-28 13:16:33 +0800157 /*
158 * tell BL3-1 where the non-secure software image is located
159 * and the entry state information.
160 */
161 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
162 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
163 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
164
Ji Luo2867b032020-02-21 16:32:53 +0800165#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai9bd2f842019-11-28 13:16:33 +0800166 /* Populate entry point information for BL32 */
167 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
168 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
169 bl32_image_ep_info.pc = BL32_BASE;
170 bl32_image_ep_info.spsr = 0;
171
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +0100172 /* Pass TEE base and size to bl33 */
173 bl33_image_ep_info.args.arg1 = BL32_BASE;
174 bl33_image_ep_info.args.arg2 = BL32_SIZE;
175
Ji Luo2867b032020-02-21 16:32:53 +0800176#ifdef SPD_trusty
177 bl32_image_ep_info.args.arg0 = BL32_SIZE;
178 bl32_image_ep_info.args.arg1 = BL32_BASE;
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +0100179#else
180 /* Make sure memory is clean */
181 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
182 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
183 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Ji Luo2867b032020-02-21 16:32:53 +0800184#endif
Jacky Bai9bd2f842019-11-28 13:16:33 +0800185#endif
186
187 bl31_tzc380_setup();
188}
189
Marco Felsch7eed9732022-07-04 12:07:59 +0200190#define MAP_BL31_TOTAL \
Marco Felsch82cb8342022-07-04 12:18:34 +0200191 MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
Marco Felsch7eed9732022-07-04 12:07:59 +0200192#define MAP_BL31_RO \
193 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
194#define MAP_COHERENT_MEM \
195 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
196 MT_DEVICE | MT_RW | MT_SECURE)
197#define MAP_BL32_TOTAL \
198 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
199
Jacky Bai9bd2f842019-11-28 13:16:33 +0800200void bl31_plat_arch_setup(void)
201{
Marco Felsch7eed9732022-07-04 12:07:59 +0200202 const mmap_region_t bl_regions[] = {
203 MAP_BL31_TOTAL,
204 MAP_BL31_RO,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800205#if USE_COHERENT_MEM
Marco Felsch7eed9732022-07-04 12:07:59 +0200206 MAP_COHERENT_MEM,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800207#endif
Marco Felsch7eed9732022-07-04 12:07:59 +0200208 /* Map TEE memory */
209 MAP_BL32_TOTAL,
210 {0}
211 };
Ji Luo2867b032020-02-21 16:32:53 +0800212
Marco Felsch6d7a07b2022-07-04 12:11:01 +0200213 setup_page_tables(bl_regions, imx_mmap);
Jacky Bai9bd2f842019-11-28 13:16:33 +0800214 enable_mmu_el3(0);
215}
216
217void bl31_platform_setup(void)
218{
219 generic_delay_timer_init();
220
221 /* select the CKIL source to 32K OSC */
222 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
223
Jacky Baicf7a1402019-12-03 10:38:11 +0800224 /* Init the dram info */
225 dram_info_init(SAVED_DRAM_TIMING_BASE);
226
Jacky Bai9bd2f842019-11-28 13:16:33 +0800227 plat_gic_driver_init();
228 plat_gic_init();
229
230 imx_gpc_init();
231}
232
233entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
234{
235 if (type == NON_SECURE)
236 return &bl33_image_ep_info;
237 if (type == SECURE)
238 return &bl32_image_ep_info;
239
240 return NULL;
241}
242
243unsigned int plat_get_syscnt_freq2(void)
244{
245 return COUNTER_FREQUENCY;
246}
Ji Luo2867b032020-02-21 16:32:53 +0800247
248#ifdef SPD_trusty
249void plat_trusty_set_boot_args(aapcs64_params_t *args)
250{
251 args->arg0 = BL32_SIZE;
252 args->arg1 = BL32_BASE;
253 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
254}
255#endif