Bai Ping | 06e325e | 2018-10-28 00:12:34 +0800 | [diff] [blame] | 1 | /* |
Jacky Bai | f7dc401 | 2019-03-06 16:58:18 +0800 | [diff] [blame] | 2 | * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved. |
Bai Ping | 06e325e | 2018-10-28 00:12:34 +0800 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #ifndef IMX8M_GPC_H |
| 8 | #define IMX8M_GPC_H |
| 9 | |
Jacky Bai | d3d7972 | 2020-06-03 14:24:38 +0800 | [diff] [blame^] | 10 | #include <gpc_reg.h> |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 11 | |
Bai Ping | 06e325e | 2018-10-28 00:12:34 +0800 | [diff] [blame] | 12 | /* helper macro */ |
| 13 | #define A53_LPM_MASK U(0xF) |
| 14 | #define A53_LPM_WAIT U(0x5) |
| 15 | #define A53_LPM_STOP U(0xA) |
Jacky Bai | f7dc401 | 2019-03-06 16:58:18 +0800 | [diff] [blame] | 16 | #define LPM_MODE(local_state) ((local_state) == PLAT_WAIT_RET_STATE ? A53_LPM_WAIT : A53_LPM_STOP) |
Bai Ping | 06e325e | 2018-10-28 00:12:34 +0800 | [diff] [blame] | 17 | |
| 18 | #define DSM_MODE_MASK BIT(31) |
Jacky Bai | d3d7972 | 2020-06-03 14:24:38 +0800 | [diff] [blame^] | 19 | #define CORE_WKUP_FROM_GIC (IRQ_SRC_C0 | IRQ_SRC_C1 | IRQ_SRC_C2 | IRQ_SRC_C3) |
Bai Ping | 06e325e | 2018-10-28 00:12:34 +0800 | [diff] [blame] | 20 | #define A53_CORE_WUP_SRC(core_id) (1 << ((core_id) < 2 ? 28 + (core_id) : 22 + (core_id) - 2)) |
| 21 | #define COREx_PGC_PCR(core_id) (0x800 + (core_id) * 0x40) |
| 22 | #define COREx_WFI_PDN(core_id) (1 << ((core_id) < 2 ? (core_id) * 2 : ((core_id) - 2) * 2 + 16)) |
| 23 | #define COREx_IRQ_WUP(core_id) ((core_id) < 2 ? (1 << ((core_id) * 2 + 8)) : (1 << ((core_id) * 2 + 20))) |
| 24 | #define COREx_LPM_PUP(core_id) ((core_id) < 2 ? (1 << ((core_id) * 2 + 9)) : (1 << ((core_id) * 2 + 21))) |
| 25 | #define SLTx_CFG(n) ((SLT0_CFG + ((n) * 4))) |
| 26 | #define SLT_COREx_PUP(core_id) (0x2 << ((core_id) * 2)) |
| 27 | |
Jacky Bai | f7dc401 | 2019-03-06 16:58:18 +0800 | [diff] [blame] | 28 | #define IRQ_IMR_NUM 4 |
| 29 | #define IMR_MASK_ALL 0xffffffff |
| 30 | |
Bai Ping | 06e325e | 2018-10-28 00:12:34 +0800 | [diff] [blame] | 31 | /* function declare */ |
| 32 | void imx_gpc_init(void); |
| 33 | void imx_set_cpu_secure_entry(unsigned int core_index, uintptr_t sec_entrypoint); |
| 34 | void imx_set_cpu_pwr_off(unsigned int core_index); |
| 35 | void imx_set_cpu_pwr_on(unsigned int core_index); |
| 36 | void imx_set_cpu_lpm(unsigned int core_index, bool pdn); |
| 37 | void imx_set_cluster_standby(bool retention); |
| 38 | void imx_set_cluster_powerdown(unsigned int last_core, uint8_t power_state); |
Jacky Bai | f7dc401 | 2019-03-06 16:58:18 +0800 | [diff] [blame] | 39 | void imx_noc_slot_config(bool pdn); |
| 40 | void imx_set_sys_wakeup(unsigned int last_core, bool pdn); |
| 41 | void imx_set_sys_lpm(unsigned last_core, bool retention); |
Bai Ping | 06e325e | 2018-10-28 00:12:34 +0800 | [diff] [blame] | 42 | void imx_set_rbc_count(void); |
| 43 | void imx_clear_rbc_count(void); |
| 44 | |
| 45 | #endif /*IMX8M_GPC_H */ |